e2V # PC8378E PowerQUICC II Pro Processor Hardware Specifications # **Datasheet** # **Features** - Memory - 512 MB DDR2 up to 400 MHz Data Rate - Local Bus Flash Memory - 32 MB NOR Flash - 32 MB NAND Flash - 4 Mb SPI Flash - SD Card Connector - PCI - PCI Edge Connector Carried for 32-bit for Agent - High-Speed Riser Connectors that Allow the Board to Connect the PowerQUICC Platform I/O Board (PIB) or PCI Extender to Act as a PCI Host - Ethernet - Dual 10/100/1000 Gigabit Ethernet Transceivers Supporting RGMII, RTBI, MII and SGMII - USB 2.0 - USB 2.0 Transceiver ULPI for High Speed (480 MB/s) and Full Speed (12 Mb/s) - Serial USB Transceiver for Low Speed (1.5 Mb/s) and Full Speed (12 Mb/s) - RS232 - Dual RS232 Transceiver Connected to DUART - I<sup>2</sup>C Buses - Supports 256K EEPROM, Real Time Clock, 1 Kb BRD EEPROM - High-Speed Serial Interfaces (HSSI) - 2 SATA HSSI (PC8379) - 1 SATA and 1 PCI Express, HSSI (PC8377) - 1 PCI Express and 1 SGMII, HSSI (PC8378) - Power Options - Can be Powered by 5V External Power Supply - Can be powered from PCI Edge Connector as a PCI add-in Card - Can be Powered from PIB when IO and Processor Boards are Combined - The PC837x MDS is Available with the Following Documentation: - HW Getting Started Guide - PC837x-MDS-PB Spec # Screening - Operating Junction Temperature (T<sub>.1</sub>) - Range: - -40°C/125°C (Industrial Specification) - -55°C/+125°C (Military) Visit our website: www.e2v.com for the latest version of the datasheet # 1. Overview This document provides an overview of the PC8378E PowerQUICC II Pro processor features, including a block diagram showing the major functional components. This chip is a low-power, highly integrated host processor. This chip extends the PowerQUICC family, adding higher CPU performance, additional functionality, and faster interfaces while addressing the requirements related to time-to-market, price, power consumption, and package size. This chip incorporates the e300c4s core, which includes 32 KB of L1 instruction and data caches and on-chip memory management units (MMUs). The device offers two enhanced three-speed 10, 100, 1000 Mbps Ethernet interfaces, a DDR1/DDR2 SDRAM memory controller, a flexible, a 32-bit local bus controller, a 32-bit PCI controller, an optional dedicated security engine, a USB 2.0 dual-role controller, a programmable interrupt controller, dual I<sup>2</sup>C controllers, a 4-channel DMA controller, an enhanced secured digital host controller, and a general-purpose I/O port. This figure shows the block diagram of the chip. Figure 1-1. PC8378E Block Diagram and Features The following features are supported in the chip: - e300c4s core built on Power Architecture® technology with 32 KB instruction cache and 32 KB data cache, a floating point unit, and two integer units - DDR1/DDR2 memory controller supporting a 32/64-bit interface - Peripheral interfaces, such as a 32-bit PCI interface with up to 66-MHz operation - 32-bit local bus interface running up to 133-MHz - USB 2.0 (full/high speed) support - Power management controller for low-power consumption - High degree of software compatibility with previous-generation PowerQUICC processor-based designs for backward compatibility and easier software migration - Optional security engine provides acceleration for control and data plane security protocols The optional security engine (SEC 3.0) is noted with the extension "E" at the end. It allows CPU-intensive cryptographic operations to be offloaded from the main CPU core. The security-processing accelerator provides hardware acceleration for the DES, 3DES, AES, SHA-1, and MD-5 algorithms. In addition to the security engine, new high-speed interfaces, such as SGMII interface on enhanced Ethernet and PCI Express, are included. This table compares the differences between PC837xE derivatives and provides the number of ports available for each interface. Table 1-1. High-Speed Interfaces on the PC8377E, PC8378E, and PC8379E | Descriptions | PC8377E | PC8378E | PC8379E | |--------------------------|---------|---------|---------| | SGMII | 0 | 2 | 0 | | PCI Express <sup>®</sup> | 2 | 2 | 0 | | SATA | 2 | 0 | 4 | # 1.1 DDR Memory Controller The DDR1/DDR2 memory controller includes the following features: - Single 32- or 64-bit interface supporting both DDR1 and DDR2 SDRAM - Support for up to 400-MHz data rate - Support up to 4 chip selects - 64-Mbit to 2-Gbit (for DDR1) and to 4-Gbit (for DDR2) devices with ×8/×16/×32 data ports (no direct ×4 support) - Support for up to 32 simultaneous open pages - · Supports auto refresh - On-the-fly power management using CKE - 1.8-/2.5-V SSTL2 compatible I/O # 1.2 USB Dual-Role Controller The USB controller includes the following features: - Supports USB on-the-go mode, including both device and host functionality, when using an external ULPI (UTMI + low-pin interface) PHY - Complies with USB Specification, Rev. 2.0 - Supports operation as a stand-alone USB device - Supports one upstream facing port - Supports three programmable USB endpoints - Supports operation as a stand-alone USB host controller - Supports USB root hub with one downstream-facing port - Enhanced host controller interface (EHCI) compatible - Supports high-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operation; low-speed operation is supported only in host mode - Supports UTMI + low pin interface (ULPI) # 1.3 Dual Enhanced Three-Speed Ethernet Controllers (eTSECs) The eTSECs include the following features: - Two enhanced Ethernet interfaces can be used for RGMII/MII/RMII/RTBI/SGMII - Two controllers conform to IEEE Std 802.3<sup>®</sup>, IEEE 802.3u, IEEE 802.3x, IEEE 802.3z,IEEE 802.3au, IEEE 802.3ab, and IEEE Std 1588<sup>™</sup> standards - Support for Wake-on-Magic Packet<sup>™</sup>, a method to bring the device from standby to full operating mode - MII management interface for external PHY control and status # 1.4 Integrated Programmable Interrupt Controller (IPIC) The integrated programmable interrupt controller (IPIC) implements the necessary functions to provide a flexible solution for general-purpose interrupt control. The IPIC programming model is compatible with the PC8260 interrupt controller, and it supports 8 external and 34 internal discrete interrupt sources. Interrupts can also be redirected to an external interrupt controller. # 1.5 Power Management Controller (PMC) The power management controller includes the following features: - Provides power management when the device is used in both host and agent modes - Supports PCI Power Management 1.2 D0, D1, D2, and D3hot states - Support for PME generation in PCI agent mode, PME detection in PCI host mode - Supports Wake-on-LAN (Magic Packet), USB, GPIO, and PCI (PME input as host) - Supports PC8349E backward-compatibility mode # 1.6 Serial Peripheral Interface (SPI) The serial peripheral interface (SPI) allows the device to exchange data between other PowerQUICC family chips, Ethernet PHYs for configuration, and peripheral devices such as EEPROMs, real-time clocks, A/D converters, and ISDN devices. The SPI is a full-duplex, synchronous, character-oriented channel that supports a four-wire interface (receive, transmit, clock, and slave select). The SPI block consists of transmitter and receiver sections, an independent baud-rate generator, and a control unit. # 1.7 DMA Controller, Dual I<sup>2</sup>C, DUART, Enhanced Local Bus Controller (eLBC), and Timers The device provides an integrated four-channel DMA controller with the following features: - Allows chaining (both extended and direct) through local memory-mapped chain descriptors (accessible by local masters) - Supports misaligned transfers There are two I<sup>2</sup>C controllers. These synchronous, multi-master buses can be connected to additional devices for expansion and system development. The DUART supports full-duplex operation and is compatible with the PC16450 and PC16550 programming models. 16-byte FIFOs are supported for both the transmitter and the receiver. The main component of the enhanced local bus controller (eLBC) is its memory controller, which provides a seamless interface to many types of memory devices and peripherals. The memory controller is responsible for controlling eight memory banks shared by a NAND Flash control machine (FCM), a general-purpose chip-select machine (GPCM), and up to three user-programmable machines (UPMs). As such, it supports a minimal glue logic interface to SRAM, EPROM, NOR Flash EPROM, NAND Flash, EPROM, burstable RAM, regular DRAM devices, extended data output DRAM devices, and other peripherals. The eLBC external address latch enable (LALE) signal allows multiplexing of addresses with data signals to reduce the device pin count. The enhanced local bus controller also includes a number of data checking and protection features, such as data parity generation and checking, write protection, and a bus monitor to ensure that each bus cycle is terminated within a user-specified period. The local bus can operate at up to 133 MHz. The system timers include the following features: periodic interrupt timer, real time clock, software watchdog timer, and two general-purpose timer blocks. # 1.8 Security Engine The optional security engine is optimized to handle all the algorithms associated with IPSec,IEEE 802.11i, and iSCSI. The security engine contains one crypto-channel, a controller, and a set of crypto execution units (EUs). The execution units are as follows: - Data encryption standard execution unit (DEU), supporting DES and 3DES - Advanced encryption standard unit (AESU), supporting AES - Message digest execution unit (MDEU), supporting MD5, SHA1, SHA-256, and HMAC with any algorithm - One crypto-channel supporting multi-command descriptor chains ## 1.9 PCI Controller The PCI controller includes the following features: - PCI Specification Revision 2.3 compatible - Single 32-bit data PCI interface operates at up to 66 MHz - PCI 3.3V compatible (not 5V compatible) - Support for host and agent modes - On-chip arbitration, supporting 5 external masters on PCI - Selectable hardware-enforced coherency # 1.10 PCI Express Controller The PCI Express controller includes the following features: - PCI Express 1.0a compatible - Two ×1 links or one ×2 link width - · Auto-detection of number of connected lanes - Selectable operation as root complex or endpoint - Both 32-and 64-bit addressing - 128-byte maximum payload size - Support for MSI and INTx interrupt messages - Virtual channel 0 only - Selectable Traffic Class - Full 64-bit decode with 32-bit wide windows - Dedicated four channel descriptor-based DMA engine per interface # 1.11 Enhanced Secured Digital Host Controller (eSDHC) The enhanced SD host controller (eSDHC) has the following features: - Conforms to SD Host Controller Standard Specification, Rev 2.0 with Test Event register support. - Compatible with the MMC System Specification, Rev 4.0 - Compatible with the SD Memory Card Specification, Rev 2.0, and supports High Capacity SD memory cards - Compatible with the SDIO Card Specification Rev, 1.2 - Designed to work with SD Memory, miniSD Memory, SDIO, miniSDIO, SD Combo, MMC, MMCplus, MMC 4x, and RS-MMC cards - SD bus clock frequency up to 50 MHz - Supports 1-/4-bit SD and SDIO modes, 1-/4-bit MMC modes - Supports internal DMA capabilities # 2. Electrical Characteristics This section provides the AC and DC electrical specifications and thermal characteristics for the chip. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications. # 2.1 Overall DC Electrical Characteristics This section covers the ratings, conditions, and other characteristics. # 2.1.1 Absolute Maximum Ratings This table provides the absolute maximum ratings. **Table 2-1.** Absolute Maximum Ratings<sup>(1)</sup> | Characteristic | | Symbol | Max Value | Unit | Note | |-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------|------|-----------| | Core supply volt | age | V <sub>DD</sub> | -0.3 to 1.1 | V | _ | | PLL supply volta | ge (e300 core, eLBC, and system) | $AV_DD$ | -0.3 to 1.1 | ٧ | _ | | DDR1 and DDR2 DRAM I/O voltage | | GV <sub>DD</sub> | -0.3 to 2.75<br>-0.3 to 1.98 | V | _ | | Three-speed Ethernet I/O, MII management voltage | | LV <sub>DD</sub> [1,2] | -0.3 to 3.63 | V | _ | | PCI, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | | OV <sub>DD</sub> | -0.3 to 3.63 | V | _ | | Local bus | | LBV <sub>DD</sub> | -0.3 to 3.63 | V | _ | | SerDes | | L[1,2]_nV <sub>DD</sub> -0.3 to 1.1 | | V | (6) | | | DDR DRAM signals | MV <sub>IN</sub> | -0.3 to (GV <sub>DD</sub> + 0.3) | V | (2)(4) | | | DDR DRAM reference | $MV_REF$ | -0.3 to (GV <sub>DD</sub> + 0.3) | ٧ | (2)(4) | | Input voltage | Three-speed Ethernet signals | LV <sub>IN</sub> | -0.3 to (LV <sub>DD</sub> + 0.3) | V | _ | | par voltago | PCI, DUART, CLKIN, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub> | -0.3 to (OV <sub>DD</sub> + 0.3) | V | (3)(4)(5) | | | Local Bus | LBIN | -0.3 to (LBV <sub>DD</sub> + 0.3) | ٧ | _ | | Storage tempera | ture range | Tstg | -55 to 150 | °C | _ | Notes: - 1. Functional and tested operating conditions are given in Table 2-2 on page 8. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. - 2. Caution: $MV_{IN}$ must not exceed $GV_{DD}$ by more than 0.3V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 3. Caution: OV<sub>IN</sub> must not exceed OV<sub>DD</sub> by more than 0.3V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. - 4. (M,O)V<sub>IN</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2-1 on page 9. - 5. Overshoot/undershoot by OV<sub>IN</sub> on the PCI interface does not comply to the PCI Electrical Specification for 3.3V operation, as shown in Figure 2-1. - 6. L[1,2]\_nVDD includes SDAVDD 0, XCOREVDD, and XPADVDD power inputs. # **PC8378E** # 2.1.2 Power Supply Voltage Specification This table provides recommended operating conditions for the device. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. Table 2-2. Recommended Operating Conditions | Characteristic | | Symbol | Recommended<br>Value | Unit | Note | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------|------------------------------------------------|------|--------| | O | up to 667 MHz | W | 1.0 ± 50 mV | V | (1) | | Core supply voltage | 800 MHz | - V <sub>DD</sub> | 1.05 ± 50 mV | V | (1) | | DI L complexed to the control of | up to 667 MHz | A) / | 1.0 ± 50 mV | V | (1)(2) | | PLL supply voltage (e300 core, eLBC and system) | 800 MHz | - AV <sub>DD</sub> | 1.05 ± 50 mV | V | (1)(2) | | DDR1 and DDR2 DRAM I/O voltage | | GV <sub>DD</sub> | 2.5V ± 125 mV<br>1.8V ± 90 mV | V | (1) | | Three-speed Ethernet I/O, MII management voltage | ) | LV <sub>DD</sub> [1,2] | 3.3V ± 165 mV<br>2.5V ± 125 mV | V | _ | | PCI, local bus, DUART, system control and power mar I/O voltage | nagement, I <sup>2</sup> C, and JTAG | $OV_DD$ | 3.3V ± 165 mV | V | (1) | | Local Bus | | LBV <sub>DD</sub> | 1.8V ± 90 mV<br>2.5V ± 125 mV<br>3.3V ± 165 mV | V | _ | | O.D. | up to 667 MHz | 114.01\/ | 1.0 ± 50 mV | V | (1)(3) | | SerDes | 800 MHz | - L[1,2]_nV <sub>DD</sub> | 1.05V ± 50 mV | V | (1)(3) | | Operating temperature renge | commerical | Ta<br>Tj | Ta=0 (min) –<br>Tj =125 (max) | °C | _ | | Operating temperature range | extended temperature | Ta<br>Tj | Ta=-40 (min) -<br>Tj=125 (max) | °C | _ | Notes: - 1. $GV_{DD}$ , $OV_{DD}$ , $AV_{DD}$ , and $V_{DD}$ must track each other and must vary in the same direction: either in the positive or negative direction. - 2. AV<sub>DD</sub> is the input to the filter discussed in Section 24.1 "PLL Power Supply Filtering" on page 114, and is not necessarily the voltage at the AV<sub>DD</sub> pin. - 3. $L[1,2]_nV_{DD}$ , SDAV<sub>DD 0.</sub> XCOREV<sub>DD</sub>, and XPADV<sub>DD</sub> power inputs. This figure shows the undershoot and overshoot voltages at the interfaces of the device. Figure 2-1. Overshoot/Undershoot Voltage for $GV_{DD}/LV_{DD}/OV_{DD}/LBV_{DD}$ Note: - 1. Note that tinterface refers to the clock period associated with the bus clock interface. - 2. Note that with the PCI overshoot allowed (as specified above), the device does not fully comply with the maximum AC ratings and device protection guideline outlined in the *PCI Rev. 2.3 Specification* (Section 4.2.2.3). # 2.1.3 Output Driver Characteristics This table provides information on the characteristics of the output driver strengths. The values are preliminary estimates. **Table 2-3.** Output Drive Capability | Driver Type <sup>(1)</sup> | Output Impedance (Ω) | Supply Voltage | |-------------------------------------------------------------|----------------------|-------------------------------| | Local bug interface utilities signals | 45 | $LBV_{DD} = 2.5V, 3.3V$ | | Local bus interface utilities signals | 40 | LBV <sub>DD</sub> = 1.8V | | PCI signals | 25 | OV <sub>DD</sub> = 3.3V | | DDR1 signal | 18 | GV <sub>DD</sub> = 2.5V | | DDR2 signal | 18 | GV <sub>DD</sub> = 1.8V | | eTSEC 10/100/1000 signals | 45 | LV <sub>DD</sub> = 2.5V, 3.3V | | DUART, system control, I <sup>2</sup> C, JTAG, SPI, and USB | 45 | OV <sub>DD</sub> = 3.3V | | GPIO signals | 45 | OV <sub>DD</sub> = 3.3V | Note: 1. Specialized SerDes output capabilities are described in the relevant sections of these specifications (such as SGMII and PCI Express). # 2.2 Power Sequencing The device requires its power rails to be applied in a specific sequence in order to ensure proper device operation. During the power ramp up, before the power supplies are stable and if the I/O voltages are supplied before the core voltage, there may be a period of time that all input and output pins will actively be driven and cause contention and excessive current. To avoid actively driving the I/O pins and to eliminate excessive current draw, apply the core voltages ( $V_{DD}$ and $AV_{DD}$ ) before the I/O voltages and assert $\overline{PORESET}$ before the power supplies fully ramp up. $V_{DD}$ and $AV_{DD}$ must reach 90% of their nominal value before $GV_{DD}$ , $LV_{DD}$ , and $OV_{DD}$ reach 10% of their value, see the following figure. I/O voltage supplies– $GV_{DD}$ , $LV_{DD}$ , and $OV_{DD}$ —do not have any ordering requirements with respect to one another. Figure 2-2. Power-Up Sequencing Example Note that the SerDes power supply ( $L[1,2]_nV_{DD}$ ) should follow the same timing as the core supply ( $V_{DD}$ ). The device does not require the core supply voltage and I/O supply voltages to be powered down in any particular order. # 3. Power Characteristics The estimated typical power dissipation for the chip device is shown in this table. **Table 3-1.** Power Dissipation<sup>(1)</sup> | Core Frequency<br>(MHz) | CSB/DDR<br>Frequency (MHz) | Sleep Power at T <sub>j</sub><br>=65°C (W) <sup>(2)</sup> | Typical Application at Tj =65°C (W) <sup>(2)</sup> | Typical Application at Tj =125°C (W) <sup>(3)</sup> | Max Application at Tj =125°C (W) <sup>(4)</sup> | |-------------------------|----------------------------|-----------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------|-------------------------------------------------| | 000 | 333 | 1.45 | 1.9 | 3.2 | 3.8 | | 333 | 167 | 1.45 | 1.8 | 3.0 | 3.6 | | 400 | 400 | 1.45 | 2.0 | 3.3 | 4.0 | | 400 | 266 | 1.45 | 1.9 | 3.1 | 3.8 | | 450 | 300 | 1.45 | 2.0 | 3.2 | 3.8 | | 450 | 225 | 1.45 | 1.9 | 3.1 | 3.7 | | 500 | 333 | 1.45 | 2.0 | 3.3 | 3.9 | | 500 | 250 | 1.45 | 1.9 | 3.2 | 3.8 | | 500 | 355 | 1.45 | 2.0 | 3.3 | 4.0 | | 533 | 266 | 1.45 | 2.0 | 3.2 | 3.9 | | 000 | 400 | 1.45 | 2.1 | 3.4 | 4.1 | | 600 | 300 | 1.45 | 2.0 | 3.3 | 4.0 | | 007 | 333 | 1.45 | 2.1 | 3.3 | 4.1 | | 667 | 266 | 1.45 | 2.0 | 3.3 | 3.9 | | 800 | 400 | 1.45 | 2.5 | 3.8 | 4.3 | Notes: 1. The values do not include I/O supply power ( $OV_{DD}$ , $LV_{DD}$ , $GV_{DD}$ ) or $AV_{DD}$ . For I/O power values, see Table 3-2 on page 12. <sup>2.</sup> Typical power is based on a voltage of $V_{DD} = 1.0V$ for core frequencies $\leq$ 667 MHz or $V_{DD} = 1.05V$ for core frequencies of 800 MHz, and running a Dhrystone benchmark application. <sup>3.</sup> Typical power is based on a voltage of $V_{DD}$ = 1.0V for core frequencies $\leq$ 667 MHz or $V_{DD}$ = 1.05V for core frequencies of 800 MHz, and running a Dhrystone benchmark application. <sup>4.</sup> Maximum power is based on a voltage of $V_{DD}$ = 1.0V for core frequencies $\leq$ 667 MHz or $V_{DD}$ = 1.05V for core frequencies of 800 MHz, worst case process, and running an artificial smoke test. # **PC8378E** This table shows the estimated typical I/O power dissipation for the device. Table 3-2. Typical I/O Power Dissipation | Interface | Parameter | GV <sub>DD</sub><br>(1.8V) | GV <sub>DD</sub> /LBV <sub>DD</sub> (2.5V) | OV <sub>DD</sub><br>(3.3V) | LV <sub>DD</sub> (3.3V) | LV <sub>DD</sub> (2.5V) | L[1,2]_<br>nV <sub>DD</sub> (1.0V) | Unit | Comments | |----------------------------|------------------------------|----------------------------|--------------------------------------------|----------------------------|-------------------------|-------------------------|------------------------------------|------|------------------------------| | | 200 MHz data<br>rate, 32-bit | 0.28 | 0.35 | _ | _ | _ | _ | W | | | | 200 MHz data<br>rate, 64-bit | 0.41 | 0.49 | _ | - | _ | - | w | | | | 266 MHz data<br>rate, 32-bit | 0.31 | 0.4 | _ | - | _ | - | w | | | | 266 MHz data<br>rate, 64-bit | 0.46 | 0.56 | _ | _ | _ | - | w | | | DDR I/O 65% utilization 2 | 300 MHz data rate, 32-bit | 0.33 | 0.43 | _ | - | _ | _ | W | _ | | pair of clocks | 300 MHz data<br>rate, 64-bit | 0.48 | 0.6 | _ | _ | _ | - | W | | | | 333 MHz data<br>rate, 32-bit | 0.35 | 0.45 | _ | _ | _ | - | W | | | | 333 MHz data<br>rate, 64-bit | 0.51 | 0.64 | _ | _ | _ | - | w | | | | 400 MHz data<br>rate, 32-bit | 0.38 | - | _ | _ | _ | - | W | | | | 400 MHz data<br>rate, 64-bit | 0.56 | - | _ | _ | _ | - | W | | | | 33 MHz, 32-bit | _ | _ | 0.04 | _ | - | - | W | | | PCI I/O Load = 30 pf | 66 MHz, 32-bit | - | - | 0.07 | _ | _ | - | W | _ | | | 167 MHz, 32-bit | 0.09 | 0.17 | 0.29 | _ | _ | - | w | | | | 133 MHz, 32-bit | 0.07 | 0.14 | 0.24 | _ | _ | - | W | | | Local Bus I/O Load = 25 pf | 83 MHz, 32-bit | 0.05 | 0.09 | 0.15 | _ | - | _ | W | _ | | | 66 MHz, 32-bit | 0.04 | 0.07 | 0.13 | _ | _ | - | w | | | | 50 MHz, 32-bit | 0.03 | 0.06 | 0.1 | _ | _ | _ | w | | | | MII or RMII | - | - | - | 0.02 | _ | - | w | Multiply by interfaces used. | | eTSEC I/O Load = 25 pf | SGMII | - | - | - | - | - | 0.029 | W | - | | | RGMII or RTBI | - | _ | - | _ | 0.05 | - | w | - | Table 3-2. Typical I/O Power Dissipation (Continued) | Interface | Parameter | GV <sub>DD</sub><br>(1.8V) | GV <sub>DD</sub> /LBV <sub>DD</sub> (2.5V) | OV <sub>DD</sub><br>(3.3V) | LV <sub>DD</sub><br>(3.3V) | LV <sub>DD</sub><br>(2.5V) | L[1,2]_<br>nV <sub>DD</sub> (1.0V) | Unit | Comments | |-------------------|-----------|----------------------------|--------------------------------------------|----------------------------|----------------------------|----------------------------|------------------------------------|------|----------| | USB (60MHz Clock) | 12 Mbps | 1 | - | 0.01 | - | - | - | W | - | | | 480 Mbps | - | - | 0.2 | - | - | - | W | | | SerDes | per lane | - | - | | - | - | 0.029 | W | - | | Other I/O | - | ı | - | 0.01 | ı | ı | - | W | - | Note: The values given are for typical, and not worst case, switching. # 4. Clock Input Timing This section provides the clock input DC and AC electrical characteristics for the chip. Note that the PCI\_CLK/PCI\_SYNC\_IN signal or CLKIN signal is used as the PCI input clock depending on whether the device is configured as a host or agent device. CLKIN is used when the device is in host mode. # 4.1 DC Electrical Characteristics This table provides the clock input (CLKIN/PCI\_CLK) DC timing specifications for the device. Table 4-1. CLKIN DC Electrical Characteristics | Parameter | Condition | Symbol | Min | Max | Unit | Note | |-----------------------|---------------------------------------------------------------------|-----------------|------|------------------------|------|------| | Input high voltage | - | V <sub>IH</sub> | 2.7 | OV <sub>DD</sub> + 0.3 | V | (1) | | Input low voltage | - | V <sub>IL</sub> | -0.3 | 0.4 | V | (1) | | CLKIN Input current | $0V \le V_{IN} \le OV_{DD}$ | I <sub>IN</sub> | _ | ± 10 | μΑ | _ | | PCI_CLK Input current | $0V \le V_{IN} \le 0.5V$ or $0V_{DD} - 0.5V \le V_{IN} \le 0V_{DD}$ | I <sub>IN</sub> | _ | ± 30 | μА | _ | Note: 1. In PCI agent mode, this specification does not comply with PCI 2.3 Specification. # 4.2 AC Electrical Characteristics The primary clock source for the device can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. This table provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the device. Table 4-2. CLKIN AC Timing Specifications | Parameter | Symbol | Min | Typical | Max | Unit | Note | |----------------------------------|--------------------------------------|-----|---------|--------|------|--------| | CLKIN/PCI_CLK frequency | f <sub>CLKIN</sub> | 25 | _ | 66.666 | MHz | (1)(6) | | CLKIN/PCI_CLK cycle time | t <sub>CLKIN</sub> | 15 | _ | 40 | ns | _ | | CLKIN/PCI_CLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub> | 0.6 | 1.0 | 2.3 | ns | (2) | | CLKIN/PCI_CLK duty cycle | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40 | _ | 60 | % | (3) | | CLKIN/PCI_CLK jitter | _ | _ | _ | ±150 | ps | (4)(5) | Notes: - Caution: The system, core and security block must not exceed their respective maximum or minimum operating frequencies. - 2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4V and 2.7V. - 3. Timing is guaranteed by design and characterization. - 4. This represents the total input jitter-short term and long term-and is guaranteed by design. - 5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be < 500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter. - 6. Spread spectrum is allowed up to 1% down-spread on CLKIN/PCI\_CLK up to 60 KHz. # 4.3 eTSEC Gigabit Reference Clock Timing This table provides the eTSEC gigabit reference clocks (EC GTX CLK125) AC timing specifications. **Table 4-3.** EC\_GTX\_CLK125 AC Timing Specifications (At Recommended Operating Conditions with $LV_{DD} = 2.5 \pm 0.125$ mV/ $3.3V \pm 165$ mV) | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Note | |--------------------------------------------------------|----------------------------------------|-----|---------|-------------|------|------| | EC_GTX_CLK125 frequency | t <sub>G125</sub> | _ | 125 | _ | MHz | _ | | EC_GTX_CLK125 cycle time | t <sub>G125</sub> | _ | 8 | _ | ns | _ | | EC_GTX_CLK rise and fall time | t <sub>G125R</sub> /t <sub>G125F</sub> | _ | _ | 0.75<br>1.0 | ns | (1) | | EC_GTX_CLK125 duty cycle<br>1000Base-T for RGMII, RTBI | t <sub>G125H</sub> /t <sub>G125</sub> | 47 | _ | 53 | % | (2) | | EC_GTX_CLK125 jitter | _ | _ | _ | ±150 | ps | (2) | Notes: 1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5 and 2.0V for $LV_{DD} = 2.5V$ and from 0.6 and 2.7V for $LV_{DD} = 3.3V$ EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. The EC\_GTX\_CLK125 duty cycle can be loosened from 47%/53% as long as the PHY device can tolerate the duty cycle generated by the eTSEC GTX\_CLK. See Section 8.3.4 "RGMII and RTBI AC Timing Specifications" on page 32, for the duty cycle for 10Base-T and 100Base-T reference clock. ### 5. **RESET Initialization** This section describes the DC and AC electrical specifications for the reset initialization timing and electrical requirements of the chip. ### 5.1 **RESET DC Electrical Characteristics** This table provides the DC electrical characteristics for the RESET pins of the device. **Table 5-1.** RESET Pins DC Electrical Characteristics | Characteristic | Symbol | Condition | Min | Max | Unit | |---------------------|-----------------|----------------------------|------|-----------------|------| | Input high voltage | V <sub>IH</sub> | _ | 2.0 | $OV_{DD} + 0.3$ | V | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | V | | Input current | I <sub>IN</sub> | _ | _ | ± 30 | μΑ | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -8.0 \text{ mA}$ | 2.4 | _ | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | - Notes: 1. This table applies for pins PORESET and HRESET. The PORESET is input pin, thus stated output voltages are not relevant. - 2. $\overline{\text{HRESET}}$ and $\overline{\text{SRESET}}$ are open drain pin, thus $V_{OH}$ is not relevant for these pins. # 5.2 RESET AC Electrical Characteristics This table provides the reset initialization AC timing specifications of the device. **Table 5-2.** RESET Initialization Timing Specifications | Parameter/Condition | Min | Max | Unit | Note | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|--------| | Required assertion time of HRESET to activate reset flow | 32 | _ | t <sub>PCI_SYNC_IN</sub> | (1) | | Required assertion time of PORESET with stable clock applied to CLKIN when the device is in PCI host mode | 32 | _ | t <sub>CLKIN</sub> | (2) | | Required assertion time of PORESET with stable clock applied to PCI_CLK when the device is in PCI agent mode | 32 | _ | t <sub>PCI_SYNC_IN</sub> | (1) | | HRESET assertion (output) | 512 | - | t <sub>PCI_SYNC_IN</sub> | (1) | | HRESET negation to negation (output) | 16 | - | t <sub>PCI_SYNC_IN</sub> | (1) | | Input setup time for POR config signals (CFG_RESET_SOURCE[0:3], CFG_CLKIN_DIV, and CFG_LBMUX) with respect to negation of PORESET when the device is in PCI host mode | 4 | _ | t <sub>CLKIN</sub> | (2) | | Input setup time for POR config signals (CFG_RESET_SOURCE[0:3], CFG_CLKIN_DIV, and CFG_LBMUX) with respect to negation of PORESET when the device is in PCI agent mode | 4 | _ | t <sub>PCI_SYNC_IN</sub> | (1) | | Input hold time for POR config signals with respect to negation of HRESET | 0 | _ | ns | - | | Time for the device to turn off POR config signals with respect to the assertion of HRESET | _ | 4 | ns | (3) | | Time for the device to start driving functional output signals multiplexed with the POR configuration signals with respect to the negation of HRESET | 1 | _ | t <sub>PCI_SYNC_IN</sub> | (1)(3) | Notes: - 1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. When the device is In PCI host mode the primary clock is applied to the CLKIN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. See the *MPC8379E Integrated Host Processor Reference Manual* for more details. - t<sub>CLKIN</sub> is the clock period of the input clock applied to CLKIN. It is only valid when the device is in PCI host mode. See the MPC8379E Integrated Host Processor Reference Manual for more details. - 3. POR config signals consists of CFG\_RESET\_SOURCE[0:3], CFG\_LBMUX, and CFG\_CLKIN\_DIV. Table 5-3 provides the PLL lock times. Table 5-3. PLL Lock Times | Parameter | Min | Max | Unit | Note | |----------------|-----|-----|------|------| | PLL lock times | _ | 100 | μs | _ | Note: The device guarantees the PLL lock if the clock settings are within spec range. The core clock also depends on the core PLL ratio. See Section 22. "Clocking" on page 101 for more information. ### 6. DDR1 and DDR2 SDRAM This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the chip. Note that DDR1 SDRAM is $GV_{DD}(typ) = 2.5V$ and DDR2 SDRAM is $GV_{DD}(typ) = 1.8V$ . ### 6.1 DDR1 and DDR2 SDRAM DC Electrical Characteristics This table provides the recommended operating conditions for the DDR2 SDRAM component(s) of the device when $GV_{DD}(typ) = 1.8V$ . Table 6-1. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8V | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------------------------|-------------------|-------------------------------------|---------------------------|------|--------| | I/O supply voltage | GV <sub>DD</sub> | 1.71 | 1.89 | V | (1) | | I/O reference voltage | MV <sub>REF</sub> | $0.49 \times \text{GV}_{\text{DD}}$ | 0.51 × GV <sub>DD</sub> | V | (2)(5) | | I/O termination voltage | V <sub>TT</sub> | MV <sub>REF</sub> - 0.04 | MV <sub>REF</sub> + 0.04 | V | (3) | | Input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.140 | GV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | MV <sub>REF</sub> - 0.140 | V | _ | | Output leakage current | loz | -50 | 50 | μΑ | (4) | | Output high current (V <sub>OUT</sub> =1.40V) | I <sub>OH</sub> | -13.4 | _ | mA | _ | | Output low current (V <sub>OUT</sub> =0.3V) | I <sub>OL</sub> | 13.4 | _ | mA | _ | - Notes: 1. $GV_{DD}$ is expected to be within 50 mV of the DRAM $GV_{DD}$ at all times. - 2. $MV_{REF}$ is expected to be equal to $0.5 \times GV_{DD}$ , and to track $GV_{DD}$ DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>BFF</sub> may not exceed ±2% of the DC value. - 3. $V_{TT}$ is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to $MV_{REP}$ This rail should track variations in the DC level of $MV_{REP}$ - 4. Output leakage is measured with all outputs disabled, $0V \le V_{OUT} \le GV_{DD}$ . - 5. See AN3665, "PC837xE Design Checklist," for proper DDR termination. Table 6-2 provides the DDR2 capacitance when $GV_{DD}(typ) = 1.8V$ . **Table 6-2.** DDR2 SDRAM Capacitance for $GV_{DD}(typ) = 1.8V$ | Parameter | Symbol | Min | Max | Unit | Note | |----------------------------------------------|------------------|-----|-----|------|------| | Input/output capacitance: DQ, DQS, DQS | C <sub>IO</sub> | 6 | 8 | pF | (1) | | Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _ | 0.5 | pF | (1) | Note: 1. This parameter is sampled. $GV_{DD}$ = 1.8V $\pm$ 0.090V, f = 1 MHz, $T_A$ = 25°C, $V_{OUT}$ = $GV_{DD}/2$ , $V_{OUT}$ (peak-topeak) = 0.2V. This table provides the recommended operating conditions for the DDR SDRAM component(s) when $GV_{DD}(typ) = 2.5V$ . **Table 6-3.** DDR SDRAM DC Electrical Characteristics for $GV_{DD}$ (typ) = 2.5V | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------------------------|-------------------|--------------------------|--------------------------|------|--------| | I/O supply voltage | GV <sub>DD</sub> | 2.375 | 2.625 | V | (1) | | I/O reference voltage | MV <sub>REF</sub> | 0.49 × GV <sub>DD</sub> | 0.51 × GV <sub>DD</sub> | V | (2)(5) | | I/O termination voltage | V <sub>TT</sub> | MV <sub>REF</sub> - 0.04 | MV <sub>REF</sub> + 0.04 | V | (3) | | Input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | MV <sub>REF</sub> - 0.18 | V | _ | | Output leakage current | l <sub>oz</sub> | -50 | 50 | μΑ | (4) | | Output high current (V <sub>OUT</sub> = 1.9V) | I <sub>OH</sub> | -15.2 | _ | mA | _ | | Output low current (V <sub>OUT</sub> = 0.38V) | I <sub>OL</sub> | 15.2 | _ | mA | _ | Notes: 1. $GV_{DD}$ is expected to be within 50 mV of the DRAM $GV_{DD}$ at all times. - 2. $MV_{REF}$ is expected to be equal to $0.5 \times GV_{DD}$ , and to track $GV_{DD}$ DC variations as measured at the receiver. Peak-to-peak noise on $MV_{REF}$ may not exceed $\pm 2\%$ of the DC value. - 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>. - 4. Output leakage is measured with all outputs disabled, $0V \le V_{OUT} \le GV_{DD}$ . - 5. See AN3665, "PC837xE Design Checklist," for proper DDR termination. Table 6-4 provides the DDR capacitance when $GV_{DD}(typ) = 2.5V$ . **Table 6-4.** DDR SDRAM Capacitance for $GV_{DD}$ (typ) = 2.5V | Parameter | Symbol | Min | Max | Unit | Note | |-----------------------------------------|------------------|-----|-----|------|------| | Input/output capacitance: DQ, DQS | C <sub>IO</sub> | 6 | 8 | pF | (1) | | Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _ | 0.5 | pF | (1) | Note: 1. This parameter is sampled. $GV_{DD} = 2.5V \pm 0.125V$ , f = 1 MHz, $T_A = 25$ °C, $V_{OUT} = GV_{DD}/2$ , $V_{OUT}$ (peak-to-peak) = 0.2V. This table provides the current draw characteristics for MV<sub>REF</sub>. **Table 6-5.** Current Draw Characteristics for MV<sub>REF</sub> | Parameter | Symbol | Min | Тур | Max | Unit | Note | |------------------------------------|--------------------|-----|-----|-----|------|--------| | Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> | | | | μΑ | (1)(2) | | DDR1 | | _ | 250 | 600 | | | | DDR2 | | - | 150 | 400 | | | Notes: 1. The voltage regulator for MV<sub>REF</sub> must be able to supply up to the stated maximum current. 2. This current is divided equally between MVREF1 and MVREF2, where half the current flows through each pin. # 6.2 DDR1 and DDR2 SDRAM AC Electrical Characteristics This section provides the AC electrical characteristics for the DDR SDRAM interface. # 6.2.1 DDR1 and DDR2 SDRAM Input AC Timing Specifications This table provides the input AC timing specifications for the DDR2 SDRAM when $GV_{DD}(typ) = 1.8V$ . **Table 6-6.** DDR2 SDRAM Input AC Timing Specifications for 1.8V Interface | Parameter | Symbol | Min | Max | Unit | |-----------------------|-----------------|--------------------------|--------------------------|------| | AC input low voltage | V <sub>IL</sub> | _ | MV <sub>REF</sub> – 0.25 | V | | AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.25 | _ | V | This table provides the input AC timing specifications for the DDR1 SDRAM when $GV_{DD}(typ) = 2.5V$ . **Table 6-7.** DDR1 SDRAM Input AC Timing Specifications for 2.5V Interface | Parameter | Symbol | Min | Max | Unit | |-----------------------|-----------------|--------------------------|--------------------------|------| | AC input low voltage | V <sub>IL</sub> | _ | MV <sub>REF</sub> – 0.31 | V | | AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 | _ | V | This table provides the input AC timing specifications for the DDR1 and DDR2 SDRAM interface. Table 6-8. DDR1 and DDR2 SDRAM Input AC Timing Specifications | Parameter | Symbol | Min | Max | Unit | Note | |------------------------------------------------------------------------------------------------------|---------------------|----------------------|-------------------|------|-------------------------| | Controller skew for MDQS-MDQ/MECC/MDM<br>400 MHz data rate<br>333 MHz data rate<br>266 MHz data rate | t <sub>CISKEW</sub> | -500<br>-750<br>-750 | 500<br>750<br>750 | ps | (1)(2)<br>(3)<br>—<br>— | Notes: 1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQSn and any corresponding bit that will be captured with MDQSn. This should be subtracted from the total timing budget. - 2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called $t_{DISKEW}$ . This can be determined by the following equation: $t_{DISKEW} = \pm [T/4 |t_{CISKEW}|]$ where T is the MCK clock period and $|t_{CISKEW}|$ is the absolute value of $t_{CISKEW}$ . - 3. This specification applies only to DDR2 interface. # 6.2.2 DDR1 and DDR2 SDRAM Output AC Timing Specifications This table shows the DDR1 and DDR2 SDRAM output AC timing specifications. Table 6-9. DDR1 and DDR2 SDRAM Output AC Timing Specifications | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Note | |--------------------------------------------------------------|-----------------------|---------------------------------|-------------------------------|------|--------| | MCK <i>n</i> cycle time, MCK <i>n</i> /MCK <i>n</i> crossing | t <sub>MCK</sub> | 5 | 10 | ns | (2) | | ADDR/CMD output setup with respect to MCK | t <sub>DDKHAS</sub> | | | ns | (3)(7) | | 400 MHz data rate | | 1.95 | _ | | | | 333 MHz data rate | | 2.40 | _ | | | | 266 MHz data rate | | 3.15 | _ | | | | 200 MHz data rate | | 4.20 | _ | | | | ADDR/CMD output hold with respect to MCK | t <sub>DDKHAX</sub> | | | ns | (3)(7) | | 400 MHz data rate | | 1.95 | _ | | | | 333 MHz data rate | | 2.40 | _ | | | | 266 MHz data rate | | 3.15 | _ | | | | 200 MHz data rate | | 4.20 | _ | | | | MCSn output setup with respect to MCK | t <sub>DDKHCS</sub> | | | ns | (3) | | 400 MHz data rate | | 1.95 | _ | | | | 333 MHz data rate | | 2.40 | _ | | | | 266 MHz data rate | | 3.15 | _ | | | | 200 MHz data rate | | 4.20 | _ | | | | MCSn output hold with respect to MCK | t <sub>DDKHCX</sub> | | | ns | (3) | | 400 MHz data rate | | 1.95 | _ | | | | 333 MHz data rate | | 2.40 | _ | | | | 266 MHz data rate | | 3.15 | _ | | | | 200 MHz data rate | | 4.20 | _ | | | | MCK to MDQS skew | t <sub>DDKHMH</sub> | -0.6 | 0.6 | ns | (4)(8) | | MDQ//MDM output setup with respect to MDQS 400 MHz data rate | | 550 | _ | | | | 333 MHz data rate | t <sub>DDKHDS,</sub> | 800 | _ | ps | (5)(8) | | 266 MHz data rate | t <sub>DDKLDS</sub> | 1100<br>1200 | _ | | | | 200 MHz data rate | | 1200 | _ | | | | MDQ//MDM output hold with respect to MDQS 400 MHz data rate | | 700 | _ | | | | 333 MHz data rate | $t_{DDKHDX,}$ | 800 | _ | ps | (5)(8) | | 266 MHz data rate<br>200 MHz data rate | t <sub>DDKLDX</sub> | 1100<br>1200 | | F - | | | MDQS preamble start | t <sub>DDKHMP</sub> | -0.5 × t <sub>MCK</sub><br>-0.6 | -0.5 × t <sub>MCK</sub> + 0.6 | ns | (6)(8) | | MDQS epilogue end | t <sub>DDKHME</sub> | -0.6 | 0.6 | ns | (6)(8) | - Notes: 1. The symbols used for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)}$ for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, $t_{DDKLDX}$ symbolizes DDR timing (DD) for the time $t_{MCK}$ memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time. - 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1V. - 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ//MDM/MDQS. - 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in Note (1). For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). $t_{DDKHMH}$ can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This will typically be set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. See the PC8379E PowerQUICC II Pro Host Processor Reference Manual for a description and understanding of the timing modifications enabled by use of these bits. - 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data MDQ, ECC, or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor. - 6. All outputs are referenced to the rising edge of MCKn at the pins of the microprocessor. Note that tnokhmp follows the symbol conventions described in Note (1). - 7. Clock Control register is set to adjust the memory clocks by 1/2 the applied cycle. - 8. See AN3665, "PC837xE Design Checklist," for proper DDR termination. The minimum frequency for DDR2 is 250 MHz data rate (125 MHz clock), 167 MHz data rate (83 MHz clock) for DDR1. This figure shows the DDR1 and DDR2 SDRAM output timing for the MCK to MDQS skew measurement ( $t_{DDKHMH}$ ). DDR Timing Diagram for t<sub>DDKHMH</sub> Figure 6-1. This figure shows the DDR1 and DDR2 SDRAM output timing diagram. Figure 6-2. DDR1 and DDR2 SDRAM Output Timing Diagram This figure provides AC test load for the DDR bus. Figure 6-3. DDR AC Test Load # 7. DUART This section describes the DC and AC electrical specifications for the DUART interface of the chip. # 7.1 DUART DC Electrical Characteristics This table provides the DC electrical characteristics for the DUART interface of the device. Table 7-1. DUART DC Electrical Characteristics | Parameter | Symbol | Min | Max | Unit | |--------------------------------------------------|-----------------|------------------------|------------------------|------| | High-level input voltage | $V_{IH}$ | 2 | OV <sub>DD</sub> + 0.3 | V | | Low-level input voltage OV <sub>DD</sub> | $V_{IL}$ | -0.3 | 0.8 | V | | High-level output voltage, $I_{OH} = -100 \mu A$ | V <sub>OH</sub> | OV <sub>DD</sub> – 0.2 | - | V | | Low-level output voltage, $I_{OL} = 100 \mu A$ | V <sub>OL</sub> | _ | 0.2 | V | | Input current, $(0V \le V_{IN} \le OV_{DD})$ | I <sub>IN</sub> | _ | ±30 | μА | Note: The symbol $V_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Table 2-1 on page 7. # 7.2 DUART AC Electrical Specifications this table provides the AC timing parameters for the DUART interface of the device. **Table 7-2.** DUART AC Timing Specifications | Parameter | Value | Unit | Note | |-------------------|-------------|------|------| | Minimum baud rate | 256 | baud | _ | | Maximum baud rate | > 1,000,000 | baud | (1) | | Oversample rate | 16 | - | (2) | Notes: 1. Actual attainable baud rate will be limited by the latency of interrupt processing. 2. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample. # 8. Ethernet: Enhanced Three-Speed Ethernet (eTSEC) This section provides the AC and DC electrical characteristics for the enhanced three-speed Ethernet controller. # 8.1 SGMII Interface Electrical Characteristics Each SGMII port features a 4-wire AC-coupled serial link from the dedicated SerDes1 interface of the PC8378E as shown in Figure 8-1, where $C_{TX}$ is the external (on board) AC-coupled capacitor. Each output pin of the SerDes transmitter differential pair features $50\Omega$ output impedance. Each input of the SerDes receiver differential pair features $50\Omega$ on-die termination to SGND\_SRDSn (xcorevss). The reference circuit of the SerDes transmitter and receiver is shown in Figure 20-12 on page 85. When an eTSEC port is configured to operate in SGMII mode, the parallel interface's output signals of this eTSEC port can be left floating. Also, when operating in SGMII mode, the eTSEC EC\_GTX\_CLK125 clock is not required for this port. Instead, the SerDes reference clock is required on L1\_SD\_REF\_CLK and $\overline{L1\_SD\_REF\_CLK}$ pins. Figure 8-1. 4-Wire AC-Coupled SGMII Serial Link Connection Example # 8.2 Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)— SGMII/MII/RGMII/RTBI/RMII DC Electrical Characteristics The electrical characteristics specified here apply to serial gigabit media independent interface (SGMII), media independent interface (MII), reduced gigabit media independent interface (RGMII), reduced tenbit interface (RTBI), reduced media independent interface (RMII) signals, management data input/output (MDIO) and management data clock (MDC). The MII and RMII interfaces are defined for 3.3V, while the RGMII and RTBI interfaces can be operated at 2.5V. The SGMII interface conforms to the *Serial-GMII Specification Version 1.8* with some exceptions. The RGMII and RTBI interfaces follow the *Reduced Gigabit Media-Independent Interface (RGMII) Specification Version 1.3*. The RMII interface follows the *RMII Consortium RMII Specification Version 1.2*. # 8.2.1 MII, RMII, RGMII, and RTBI DC Electrical Characteristics MII and RMII drivers and receivers comply with the DC parametric attributes specified in Table 8-1 and Table 8-2 on page 25. The RGMII and RTBI signals in Table 8-2 are based on a 2.5V CMOS interface voltage as defined by JEDEC EIA/JESD8-5. Table 8-1. MII and RMII DC Electrical Characteristics | Parameter | Symbol | Min | Мах | Unit | Note | |--------------------------------------------------------------------------------|----------------------------------------|------|--------------------------------------------|------|------| | Supply voltage 3.3V | LV <sub>DD1</sub><br>LV <sub>DD2</sub> | 3.13 | 3.47 | V | (1) | | Output high voltage ( $LV_{DD1}/LV_{DD2} = Min$ , $I_{OH} = -4.0 \text{ mA}$ ) | V <sub>OH</sub> | 2.40 | LV <sub>DD1</sub> /LV <sub>DD2</sub> + 0.3 | V | - | | Output low voltage ( $LV_{DD1}/LV_{DD2} = Min$ , $I_{OL} = 4.0 \text{ mA}$ ) | V <sub>OL</sub> | GND | 0.50 | V | - | | Input high voltage | V <sub>IH</sub> | 2.0 | $LV_{DD1}/LV_{DD2} + 0.3$ | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | 0.90 | V | _ | | Input high current ( $V_{IN} = LV_{DD1}$ , $V_{IN} = LV_{DD2}$ ) | I <sub>IH</sub> | - | 30 | μΑ | (1) | | Input low current (V <sub>IN</sub> = GND) | I <sub>IL</sub> | -600 | - | μΑ | 1 | Notes: 1. $LV_{DD1}$ supports eTSEC 1. $LV_{DD2}$ supports eTSEC 2. Table 8-2. RGMII and RTBI DC Electrical Characteristics | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------------------------------------------|----------------------------------------|-----------|---------------------------|------|------| | Supply voltage 2.5V | LV <sub>DD1</sub><br>LV <sub>DD2</sub> | 2.37 | 2.63 | V | (1) | | Output high voltage $(LV_{DD1}/LV_{DD2} = Min, I_{OH} = -1.0 \text{ mA})$ | V <sub>OH</sub> | 2.00 | $LV_{DD1}/LV_{DD2} + 0.3$ | V | I | | Output low voltage $(LV_{DD1}/LV_{DD2} = Min, I_{OL} = 1.0 mA)$ | V <sub>OL</sub> | GND - 0.3 | 0.40 | V | I | | Input high voltage | V <sub>IH</sub> | 1.7 | $LV_{DD1}/LV_{DD2} + 0.3$ | V | _ | | Input low voltage | V <sub>IL</sub> | -0.3 | 0.70 | V | _ | | Input high current ( $V_{IN} = LV_{DD1}$ , $V_{IN} = LV_{DD2}$ ) | I <sub>IH</sub> | - | -20 | μΑ | (1) | | Input low current (V <sub>IN</sub> = GND) | I <sub>IL</sub> | -20 | - | μΑ | _ | Note: 1. $LV_{DD1}$ supports eTSEC 1. $LV_{DD2}$ supports eTSEC 2. # 8.2.2 SGMII DC Electrical Characteristics Table 8-3 and Table 8-4 on page 27 describe the SGMII DC electrical characteristics. Transmitter DC characteristics are measured at the transmitter outputs (L1\_SD1\_TXn and $\overline{L1_SD1_TX}n$ ) as depicted in Figure 8-2 on page 27. Note: The voltage levels of the transmitter and the receiver depend on the SerDes control registers which should be programmed at the recommended values for SGMII protocol ( $L1_nV_{DD} = 1.0V$ ). Table 8-3. SGMII DC Transmitter Electrical Characteristics | Parameter | Symbol | Min | Тур | Max | Unit | Note | |---------------------------------------------------------------------------|-----------------------------------|-----------------------------------------|-----|----------------------------------------------------------------------|------|-----------------------------| | Supply voltage<br>(L1_SDAV <sub>DD</sub> _0,<br>L1_XCOREV <sub>DD</sub> ) | $XV_{DD\_SRDS}$ | 0.95 | 1.0 | 1.05 | V | _ | | Output high voltage | V <sub>OH</sub> | _ | - | XV <sub>DD_SRDS-Typ</sub> /2 + IV <sub>OD</sub> I <sub>-max</sub> /2 | mV | (1) | | Output low voltage | V <sub>OL</sub> | $XV_{DD\_SRDS-Typ}/2 - V_{OD}I_{max}/2$ | - | _ | mV | (1) | | Output ringing | V <sub>RING</sub> | - | - | 10 | % | _ | | Output differential voltage <sup>(2)(3)(7)</sup> | IV <sub>OD</sub> I | 323 | 500 | 725 | mV | Equalization setting: 1.0× | | | | 296 | 459 | 665 | | Equalization setting: 1.09× | | | | 269 | 417 | 604 | | Equalization setting: 1.2× | | | | 243 | 376 | 545 | | Equalization setting: 1.33× | | | | 215 | 333 | 483 | | Equalization setting: 1.5× | | | | 189 | 292 | 424 | | Equalization setting: 1.71× | | | | 162 | 250 | 362 | | Equalization setting: 2.0× | | Output offset voltage | V <sub>OS</sub> | 425 | 500 | 575 | mV | (1)(6) | | Output impedance (single-ended) | R <sub>o</sub> | 40 | - | 60 | Ω | _ | | Mismatch in a pair | $\Delta R_{O}$ | _ | _ | 10 | % | _ | | Change in V <sub>OD</sub> between "0" and "1" | ΔlV <sub>OD</sub> l | - | - | 25 | mV | _ | | Change in Vos between "0" and "1" | ΔV <sub>OS</sub> | - | - | 25 | mV | - | | Output current on short to GND | I <sub>SA</sub> , I <sub>SB</sub> | _ | - | 40 | mA | - | Notes: 1. This will not align to DC-coupled SGMII. $XV_{DD\_SRDS-Typ} = 1.0V$ . <sup>2.</sup> $|V_{OD}| = |V_{SD\_TXn} - V_{\overline{SD\_TXn}}|$ . $|V_{OD}|$ is also referred as output differential peak voltage. $V_{TX-DIFFp-p} = 2 \times |V_{OD}|$ . - 3. The IV<sub>OD</sub>I value shown in the table assumes the following transmit equalization setting in SRDSnCR0[DDPA] and SRDSnCR0[TXEQA] for lane A, and SRDSnCR0[DDPE] and SRDSnCR0[TXEQE] for lane E. - 4. DPPA or DPPE bit is set to zero (selecting the full $V_{\text{DD-DIFF-p-p}}$ amplitude power up default); - 5. TXEQA or TXDQE is set based on the equalization setting shown in table. - 6. V<sub>os</sub> is also referred to as output common mode voltage. - 7. The $|V_{OD}|$ value shown in the Typ column is based on the condition of $XV_{DD\_SRDS-Typ} = 1.0V$ , no common mode\_offset\_variation ( $V_{OS} = 500 \text{ mV}$ ), SerDes1 transmitter is terminated with 100- differential load between SD\_TXn and $\overline{SD\_TXn}$ . Table 8-4. SGMII DC Receiver Electrical Characteristics | Parameter | Symbol | Min | Typical | Max | Unit | Note | |---------------------------------------------------------------------|-------------------------|------------|-----------|------|------|--------| | Supply voltage (L1_SDAV <sub>DD</sub> _0, L1_XCOREV <sub>DD</sub> ) | XV <sub>DD_SRDS</sub> | 0.95 | 1.0 | 1.05 | V | _ | | DC input voltage range | _ | | N/A | | _ | (1) | | Input differential voltage<br>SEICx = 01<br>SEICx = 00 | V <sub>RX_DIFFp-p</sub> | 100<br>175 | - | 1200 | mV | (2)(4) | | Loss of signal threshold | V <sub>LOS</sub> | | - | | mV | (3)(4) | | SEICx = 01 | | 30 | | 100 | | | | SEICx = 00 | | 65 | | 175 | | | | Input AC common mode voltage | V <sub>CM_ACp-p</sub> | | - | 100 | mV | (5) | | Receiver differential input impedance | Z <sub>RX_DIFF</sub> | 80 | 100 | 120 | Ω | - | | Receiver common mode input impedance | Z <sub>RX_CM</sub> | 20 | - | 35 | Ω | _ | | Common mode input voltage | V <sub>CM</sub> | | Vxcorevss | | V | (6) | Notes: 1. Input must be externally AC-coupled. - 2. $V_{\text{RX DIFFp-p}}$ is also referred to as peak to peak input differential voltage. - The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in PCI Express. Refer to PCI Express Differential Receiver (RX) Input Specifications section for further explanation. - 4. The SEICx shown in the table refers to SRDSnCR[SEICA] for lane A and SRDSnCR[SEICE] for lane E. - 5. $V_{CM\ ACp-p}$ is also referred to as peak to peak AC common mode voltage. - 6. On-chip termination to SGND\_SRDSn (xcorevss). Figure 8-2. SGMII Transmitter DC Measurement Circuit # 8.2.3 DC Requirements for SGMII SD\_REF\_CLK and SD\_REF\_CLK\_B See Section 20.2.2 "DC Level Requirement for SerDes Reference Clocks" on page 80. # 8.3 SGMII, MII, RGMII, RMII, and RTBI AC Timing Specifications The AC timing specifications for SGMII, MII, RGMII, RMII, and RTBI are presented in this section. # 8.3.1 SGMII AC Timing Specifications This section describes the SGMII transmit and receive AC timing specifications. Transmitter and receiver characteristics are measured at the transmitter outputs (L1\_SD\_TXn and $\overline{L1_SD_TX}n$ ) or at the receiver inputs (L1\_SD\_RXn and $\overline{L1_SD_RX}n$ ) as depicted in Figure 8-3 respectively. Figure 8-3. SGMII AC Test/Measurement Load # 8.3.1.1 SGMII Transmit AC Timing Specifications This table provides the SGMII transmit AC timing targets. Source synchronous clocking is not supported. **Table 8-5.** SGMII Transmit AC Timing Specifications (At Recommended Operating Conditions with $XV_{DD\ SRDS} = 1.0V \pm 5\%$ ) | DD_3HD3 | | | | | | , , , , , , , , , , , , , , , , , , , , | |-------------------------------------|-------------------|--------|---------|--------|-------|-----------------------------------------| | Parameter | Symbol | Min | Typical | Max | Unit | Note | | Deterministic Jitter | J <sub>D</sub> | _ | _ | 0.17 | Ulp-p | _ | | Total Jitter | J <sub>T</sub> | _ | _ | 0.35 | Ulp-p | _ | | Unit Interval | UI | 799.92 | 800 | 800.08 | ps | (1) | | V <sub>OD</sub> fall time (80%–20%) | t <sub>fall</sub> | 50 | _ | 120 | ps | _ | | V <sub>OD</sub> rise time (20%–80%) | t <sub>rise</sub> | 50 | _ | 120 | ps | _ | Note: 1. Each UI is 800 ps $\pm$ 100 ppm. # 8.3.1.2 SGMII Receive AC Timing Specifications This table provides the SGMII receive AC timing specifications. Source synchronous clocking is not supported; the clock is recovered from the data. **Table 8-6.** SGMII Receive AC Timing Specifications (At Recommended Operating Conditions with XV<sub>DD\_SRDS</sub> = 1.0V ± 5%. | Parameter | Symbol | Min | Typical | Max | Unit | Note | |----------------------------------------------------|------------------|--------|---------|-------------------|-------------------|------| | Deterministic jitter tolerance | J <sub>D</sub> | 0.37 | _ | _ | UI <sub>p-p</sub> | (1) | | Combined deterministic and random jitter tolerance | J <sub>DR</sub> | 0.55 | _ | - | Ulp-p | (1) | | Sinusoidal jitter tolerance | J <sub>SIN</sub> | 0.1 | _ | - | Ulp-p | (1) | | Total jitter tolerance | J <sub>T</sub> | 0.65 | _ | _ | Ulp-p | (1) | | Bit error ratio | BER | _ | _ | 10 <sup>-12</sup> | _ | _ | | Unit interval | UI | 799.92 | 800 | 800.08 | ps | (2) | | AC-coupling capacitor | C <sub>TX</sub> | 5 | _ | 200 | nF | (3) | Notes: - 1. Measured at the receiver. - 2. Each UI is 800 ps ± 100 ppm. - 3. The external AC coupling capacitor is required. It's recommended to be placed near the device transmitter outputs. This figure shows the SGMII receiver input compliance mask eye diagram. Figure 8-4. SGMII Receiver Input Compliance Mask # 8.3.2 AC Requirements for SGMII L1\_SD\_REF\_CLK and L1\_SD\_REF\_CLK This table lists the AC timing specifications. Note that L1\_SD\_REF\_CLK and $\overline{\text{L1\_SD\_REF\_CLK}}$ are not intended to be used with, and should not be clocked by, a spread spectrum clock source. Table 8-7. L1\_SD\_REF\_CLK and L1\_SD\_REF\_CLK AC Requirements | Parameter/Condition | Symbol | Min | Typical | Max | Unit | Note | |------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----|---------|-----|------|--------| | L1_SD_REF_CLK/_B reference clock cycle time | t <sub>CK_REF</sub> | _ | | - | ns | (1)(2) | | 100 MHz | | | 10 | | | | | 125 MHz | | | 8 | | | | | L1_SD_REF_CLK/_B rise/fall time (80%-20%) | t <sub>CK_RISE</sub> /<br>t <sub>CK_FALL</sub> | _ | _ | 1 | ns | - | | L1_SD_REF_CLK/_B duty cycle (@50% L1_nV <sub>DD</sub> ) | t <sub>ck_dty</sub> | 45% | - | 55% | ps | _ | | L1_SD_REF_CLK/_B cycle to cycle clock jitter (period jitter) | t <sub>CKCJ</sub> | _ | _ | 100 | ps | _ | | L1_SD_REF_CLK/_B phase jitter peak-to-peak. Deviation in edge location with respect to mean edge location. | t <sub>CKPJ</sub> | -50 | _ | 50 | ps | _ | Notes: - 1. Both options provide serial interface bit rate of 1.25 Gbps. 8 ns only applies when 125 MHz SerDes1 clock frequency is selected during POR. - 2. Tolerance of ±100 ppm. # 8.3.3 MII AC Timing Specifications This section describes the MII transmit and receive AC timing specifications. # 8.3.3.1 MII Transmit AC Timing Specifications This table provides the MII transmit AC timing specifications. **Table 8-8.** MII Transmit AC Timing Specifications (At Recommended Operating Conditions with $LV_{DD}$ of 3.3V $\pm$ 5%) | Parameter | Symbol <sup>(1)</sup> | Min | Typical | Max | Unit | |-------------------------------------------------|-------------------------------------|-----|---------|-----|------| | TX_CLK clock period 10 Mbps | t <sub>MTX</sub> | _ | 400 | _ | ns | | TX_CLK clock period 100 Mbps | t <sub>MTX</sub> | _ | 40 | _ | ns | | TX_CLK duty cycle | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35 | _ | 65 | % | | TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub> | 1 | 5 | 15 | ns | | TX_CLK data clock rise (20%-80%) | t <sub>MTXR</sub> | 1.0 | _ | 4.0 | ns | | TX_CLK data clock fall (80%–20%) | t <sub>MTXF</sub> | 1.0 | _ | 4.0 | ns | Notes: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). This figure shows the MII transmit AC timing diagram. Figure 8-5. MII Transmit AC Timing Diagram # 8.3.3.2 MII Receive AC Timing Specifications This table provides the MII receive AC timing specifications. **Table 8-9.** MII Receive AC Timing Specifications (At Recommended Operating Conditions with $LV_{DD}$ of 3.3V $\pm$ 5%) | Parameter | Symbol <sup>(1)</sup> | Min | Typical | Max | Unit | |---------------------------------------------|-------------------------------------|------|---------|-----|------| | Input low voltage | V <sub>IL</sub> | _ | _ | 0.7 | V | | Input high voltage | V <sub>IH</sub> | 1.9 | _ | _ | V | | RX_CLK clock period 10 Mbps | t <sub>MRX</sub> | _ | 400 | _ | ns | | RX_CLK clock period 100 Mbps | t <sub>MRX</sub> | _ | 40 | _ | ns | | RX_CLK duty cycle | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35 | _ | 65 | % | | RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub> | 10.0 | _ | _ | ns | | RXD[3:0], RX_DV, RX_ER hold time to RX_CLK | t <sub>MRDXKH</sub> | 10.0 | _ | _ | ns | | RX_CLK clock rise time (20%–80%) | t <sub>MRXR</sub> | 1.0 | _ | 4.0 | ns | | RX_CLK clock fall time (80%–20%) | t <sub>MRXF</sub> | 1.0 | _ | 4.0 | ns | Notes: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). This figure provides the AC test load for eTSEC. Figure 8-6. eTSEC AC Test Load This figure shows the MII receive AC timing diagram. Figure 8-7. MII Receive AC Timing Diagram # 8.3.4 RGMII and RTBI AC Timing Specifications This table presents the RGMII and RTBI AC timing specifications. **Table 8-10.** RGMII and RTBI AC Timing Specifications (At Recommended Operating Conditions with $LV_{DD}$ of $2.5V \pm 5\%$ ) | Parameter | Symbol <sup>(1)</sup> | Min | Typical | Max | Unit | Note | |------------------------------------------------------------------------------------------|---------------------------------------|------|---------|------|------|--------| | Data to clock output skew (at transmitter) | t <sub>SKRGT</sub> | -600 | 0 | 600 | ps | _ | | Data to clock input skew (at receiver) | t <sub>SKRGT</sub> | 1.0 | _ | 2.8 | ns | (2) | | Clock period | t <sub>RGT</sub> | 7.2 | 8.0 | 8.8 | ns | (3) | | Duty cycle for 1000Base-T | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45 | 50 | 55 | % | (4) | | Duty cycle for 10BASE-T and 100BASE-TX | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40 | 50 | 60 | % | (3)(4) | | Rise time (20%–80%) | t <sub>RGTR</sub> | _ | _ | 0.75 | ns | _ | | Fall time (20%–80%) | t <sub>RGTF</sub> | _ | _ | 0.75 | ns | _ | | EC_GTX_CLK125 reference clock period | t <sub>G12</sub> | _ | 8.0 | _ | ns | (5) | | EC_GTX_CLK125 reference clock duty cycle measured at $0.5 \times \text{LV}_{\text{DD1}}$ | t <sub>G125H</sub> /t <sub>G125</sub> | 47 | - | 53 | % | _ | Notes: 1. Note that, in general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII and RTBI timing. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT). - 2. This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5 ns will be added to the associated clock signal. - 3. For 10 and 100 Mbps, $t_{RGT}$ scales to 400 ns $\pm$ 40 ns and 40 ns $\pm$ 4 ns, respectively. - 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between - 5. This symbol represents the external EC\_GTX\_CLK125 and does not follow the original signal naming convention. This figure provides the AC test load for eTSEC. Figure 8-8. eTSEC AC Test Load This figure shows the RGMII and RTBI AC timing and multiplexing diagrams. Figure 8-9. RGMII and RTBI AC Timing and Multiplexing Diagrams # 8.3.5 RMII AC Timing Specifications This section describes the RMII transmit and receive AC timing specifications. # 8.3.5.1 RMII Transmit AC Timing Specifications This table shows the RMII transmit AC timing specifications. **Table 8-11.** RMII Transmit AC Timing Specifications (At Recommended Operating Conditions with $LV_{DD}$ of 3.3V $\pm$ 5%) | Parameter | Symbol <sup>(1)</sup> | Min | Typical | Max | Unit | |--------------------------------------------|-----------------------|------|---------|------|------| | REF_CLK clock period | t <sub>RMT</sub> | 15.0 | 20.0 | 25.0 | ns | | REF_CLK duty cycle | t <sub>RMTH</sub> | 35 | 50 | 65 | % | | REF_CLK peak-to-peak jitter | t <sub>RMTJ</sub> | _ | _ | 250 | ps | | Rise time REF_CLK (20%–80%) | t <sub>RMTR</sub> | 1.0 | _ | 2.0 | ns | | Fall time REF_CLK (80%–20%) | t <sub>RMTF</sub> | 1.0 | _ | 2.0 | ns | | REF_CLK to RMII data TXD[1:0], TX_EN delay | t <sub>RMTDX</sub> | 2.0 | _ | 10.0 | ns | Note: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). This figure shows the RMII transmit AC timing diagram. Figure 8-10. RMII Transmit AC Timing Diagram # 8.3.5.2 RMII Receive AC Timing Specifications This table shows the RMII receive AC timing specifications. Table 8-12. RMII Receive AC Timing Specifications (At Recommended Operating Conditions with LV<sub>DD</sub> of 3.3V ± 5%) | Parameter/Condition | Symbol <sup>(1)</sup> | Min | Typical | Max | Unit | |-----------------------------------------------------------|-----------------------|------|---------|------|------| | Input low voltage at 3.3 LV <sub>DD</sub> | V <sub>IL</sub> | _ | _ | 0.8 | V | | Input high voltage at 3.3 LV <sub>DD</sub> | V <sub>IH</sub> | 2.0 | _ | _ | V | | REF_CLK clock period | t <sub>RMR</sub> | 15.0 | 20.0 | 25.0 | ns | | REF_CLK duty cycle | t <sub>RMRH</sub> | 35 | 50 | 65 | % | | REF_CLK peak-to-peak jitter | t <sub>RMRJ</sub> | - | _ | 250 | ps | | Rise time REF_CLK (20%–80%) | t <sub>RMRR</sub> | 1.0 | _ | 2.0 | ns | | Fall time REF_CLK (80%–20%) | t <sub>RMRF</sub> | 1.0 | _ | 2.0 | ns | | RXD[1:0], CRS_DV, RX_ER setup time to REF_CLK rising edge | t <sub>RMRDV</sub> | 4.0 | _ | _ | ns | | RXD[1:0], CRS_DV, RX_ER hold time to REF_CLK rising edge | t <sub>RMRDX</sub> | 2.0 | _ | _ | ns | Notes: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). This figure provides the AC test load for eTSEC. Figure 8-11. eTSEC AC Test Load This figure shows the RMII receive AC timing diagram. Figure 8-12. RMII Receive AC Timing Diagram # 8.4 Management Interface Electrical Characteristics The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). This figure provides the AC test load for eTSEC. Figure 8-13. eTSEC AC Test Load # 8.4.1 MII Management DC Electrical Characteristics The MDC and MDIO are defined to operate at a supply voltage of 2.5V or 3.3V. The DC electrical characteristics for MDIO and MDC are provided in Table 8-13 and Table 8-14. Table 8-13. MII Management DC Electrical Characteristics When Powered at 2.5V | Parameter | Conditions | | Symbol | Min | Max | Unit | |-----------------------|----------------------------|-------------------------|-------------------|---------|-------------------------|------| | Supply voltage (2.5V) | - | | LV <sub>DD1</sub> | 2.37 | 2.63 | V | | Output high voltage | $I_{OH} = -1.0 \text{ mA}$ | LV <sub>DD1</sub> = Min | V <sub>OH</sub> | 2.00 | LV <sub>DD1</sub> + 0.3 | V | | Output low voltage | I <sub>OL</sub> = 1.0 mA | $LV_{DD1} = Min$ | V <sub>OL</sub> | GND-0.3 | 0.40 | V | | Input high voltage | _ | $LV_{DD1} = Min$ | V <sub>IH</sub> | 1.7 | _ | V | | Input low voltage | _ | $LV_{DD1} = Min$ | V <sub>IL</sub> | -0.3 | 0.70 | V | | Input high current | $V_{IN} = LV_{DD1}$ | | I <sub>IH</sub> | - | 20 | μΑ | | Input low current | $V_{IN} = LV_{DD1}$ | | I <sub>IL</sub> | -15 | - | μΑ | Table 8-14. MII Management DC Electrical Characteristics When Powered at 3.3V | Parameter | Conditions | | Symbol | Min | Max | Unit | |-----------------------|----------------------------|-------------------------|-------------------|-------|------------------------|------| | Supply voltage (3.3V) | _ | | LV <sub>DD1</sub> | 3.135 | 3.465 | ٧ | | Output high voltage | $I_{OH} = -1.0 \text{ mA}$ | $LV_{DD1} = Min$ | V <sub>OH</sub> | 2.10 | LV <sub>DD1</sub> +0.3 | ٧ | | Output low voltage | I <sub>OL</sub> = 1.0 mA | LV <sub>DD1</sub> = Min | V <sub>OL</sub> | GND | 0.50 | ٧ | | Input high voltage | _ | | V <sub>IH</sub> | 2.00 | _ | V | | Input low voltage | _ | | V <sub>IL</sub> | _ | 0.80 | ٧ | | Input high current | LV <sub>DD1</sub> = Max | $V_{IN}^{1} = 2.1V$ | I <sub>IH</sub> | _ | 30 | μΑ | | Input low current | LV <sub>DD1</sub> = Max | V <sub>IN</sub> = 0.5V | I <sub>IL</sub> | -600 | _ | μΑ | ### 8.4.2 MII Management AC Electrical Specifications This table provides the MII management AC timing specifications. Table 8-15. MII Management AC Timing Specifications | Parameter | Symbol <sup>(1)</sup> | Min | Typical | Max | Unit | Note | |----------------------------|-----------------------|------------------------------------|---------|-------------------------------------------|------|--------| | MDC frequency | f <sub>MDC</sub> | _ | 2.5 | _ | MHz | (2) | | MDC period | t <sub>MDC</sub> | 80 | _ | 400 | ns | _ | | MDC clock pulse width high | t <sub>MDCH</sub> | 32 | _ | _ | ns | _ | | MDC to MDIO valid | t <sub>MDKHDV</sub> | $2 \times (t_{plb\_clk} \times 8)$ | _ | _ | ns | (4) | | MDC to MDIO delay | t <sub>MDKHDX</sub> | 10 | _ | $2 \times (t_{\text{plb\_clk}} \times 8)$ | ns | (2)(4) | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 5 | _ | _ | ns | _ | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | _ | | MDC rise time (20%-80%) | t <sub>MDCR</sub> | _ | _ | 10 | ns | (3) | | MDC fall time (80%-20%) | t <sub>MDCF</sub> | _ | _ | 10 | ns | (3) | Notes: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. This parameter is dependent on the system clock speed. - 3. Guaranteed by design. - 4. $t_{plb\ clk}$ is the platform (CSB) clock divided according to the SCCR[TSEC1CM]. This figure shows the MII management AC timing diagram. Figure 8-14. MII Management Interface Timing Diagram #### 9. USB This section provides the AC and DC electrical characteristics for the USB dual-role controllers. #### 9.1 **USB DC Electrical Characteristics** This table provides the DC electrical characteristics for the ULPI interface at recommended OV<sub>DD</sub> = 3.3 V±165 mV. **Table 9-1. USB DC Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | Note | |----------------------------------------------------|-----------------|------------------------|------------------------|------|------| | High-level input voltage | $V_{IH}$ | 2 | OV <sub>DD</sub> + 0.3 | V | (1) | | Low-level input voltage | V <sub>IL</sub> | -0.3 | 0.8 | V | (1) | | Input current | I <sub>IN</sub> | _ | ±30 | μΑ | (2) | | High-level output voltage, $I_{OH} = -100 \mu A$ | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | _ | V | _ | | Low-level output voltage, I <sub>OL</sub> = 100 μA | V <sub>OL</sub> | _ | 0.2 | V | _ | 1. The minimum V<sub>IL</sub> and maximum V<sub>IH</sub> values are based on the respective minimum and maximum OV<sub>IN</sub> values found in Table 2-2 on page 8. 2. The symbol OV<sub>IN</sub> represents the input voltage of the supply and is referenced in Table 2-2 on page 8. #### 9.2 **USB AC Electrical Specifications** This table describes the general timing parameters of the USB interface of the device. **Table 9-2.** USB General Timing Parameters (ULPI Mode Only) | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Note | |-----------------------------------------|-----------------------|-----|-----|------|--------------| | USB clock cycle time | t <sub>usck</sub> | 15 | _ | ns | (2)(3)(4)(5) | | Input setup to USB clock: all inputs | t <sub>USIVKH</sub> | 4 | - | ns | (2)(3)(4)(5) | | Input hold to USB clock: all inputs | t <sub>USIXKH</sub> | 1 | - | ns | (2)(3)(4)(5) | | USB clock to output valid: all outputs | t <sub>uskhov</sub> | _ | 7 | ns | (2)(3)(4)(5) | | Output hold from USB clock: all outputs | t <sub>uskhox</sub> | 2 | _ | ns | (2)(3)(4)(5) | - 1. The symbols for timing specifications follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for inputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{USIXKH}$ symbolizes USB timing (US) for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, $t_{USKHOX}$ symbolizes USB timing (US) for the USB clock reference (K) to go high (H) with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to the USB clock, USBDR\_CLK. - 3. All signals are measured from $OV_{DD}/2$ of the rising edge of the USB clock to $0.4 \times OV_{DD}$ of the signal in question for 3.3V signaling levels. - 4. Input timings are measured at the pin. - 5. For active/float timing measurements, the high impedance or off state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification. Notes: These two figures provide the AC test load and signals for the USB, respectively. Figure 9-1. USB AC Test Load Figure 9-2. USB Interface Timing Diagram ## 10. Local Bus This section describes the DC and AC electrical specifications for the local bus interface of the chip. ## 10.1 Local Bus DC Electrical Characteristics This tables provide the DC electrical characteristics for the local bus interface. **Table 10-1.** Local Bus DC Electrical Characteristics (LBV $_{DD}$ = 3.3V) (At Recommended Operating Conditions with LBV $_{DD}$ = 3.3V) | Parameter | Conditions | | Symbol | Min | Max | Unit | |---------------------|----------------------------|-------------------------|-------------------|-------|-------------------------|------| | Supply voltage 3.3V | - | | LBV <sub>DD</sub> | 3.135 | 3.465 | V | | Output high voltage | $I_{OH} = -4.0 \text{ mA}$ | LBV <sub>DD</sub> = Min | V <sub>OH</sub> | 2.40 | _ | V | | Output low voltage | I <sub>OL</sub> = 4.0 mA | LBV <sub>DD</sub> = Min | V <sub>OL</sub> | _ | 0.50 | V | | Input high voltage | - | _ | V <sub>IH</sub> | 2.0 | LBV <sub>DD</sub> + 0.3 | V | | Input low voltage | _ | _ | V <sub>IL</sub> | -0.3 | 0.90 | V | | Input high current | V <sub>IN</sub> 1 = | LBV <sub>DD</sub> | I <sub>IH</sub> | _ | 30 | μΑ | | Input low current | V <sub>IN</sub> 1 = | = GND | I <sub>IL</sub> | -30 | _ | μA | **Table 10-2.** Local Bus DC Electrical Characteristics (LBV $_{DD}$ = 2.5V) (At Recommended Operating Conditions with LBV $_{DD}$ = 2.5V) | Parameter | Conditions | | Symbol | Min | Max | Unit | |---------------------|---------------------------------------|-------------------------|-----------------|------|------------------------|------| | Supply voltage 2.5V | - | - | | 2.37 | 2.73 | V | | Output high voltage | $I_{OH} = -1.0 \text{ mA}$ | $LBV_{DD} = Min$ | V <sub>OH</sub> | 2.00 | _ | V | | Output low voltage | I <sub>OL</sub> = 1.0 mA | LBV <sub>DD</sub> = Min | V <sub>OL</sub> | _ | 0.40 | V | | Input high voltage | _ | LBV <sub>DD</sub> = Min | V <sub>IH</sub> | 1.7 | LBV <sub>DD</sub> +0.3 | V | | Input low voltage | _ | LBV <sub>DD</sub> = Min | V <sub>IL</sub> | -0.3 | 0.70 | V | | Input high current | V <sub>IN</sub> 1 = LBV <sub>DD</sub> | | I <sub>IH</sub> | _ | 20 | μΑ | | Input low current | V <sub>IN</sub> 1 = GND | | I <sub>IL</sub> | -20 | _ | μΑ | **Table 10-3.** Local Bus DC Electrical Characteristics (LBV $_{DD}$ =1.8V) (At Recommended Operating Conditions with LBV $_{DD}$ = 1.8V) | Parameter | Conditions | | Symbol | Min | Max | Unit | |---------------------|----------------------------|-------------------------|-----------------|--------------------------------------|--------------------------------------|------| | Supply voltage 1.8V | - | _ | | 1.71 | 1.89 | V | | Output high voltage | $I_{OH} = -1.0 \text{ mA}$ | LBV <sub>DD</sub> = Min | V <sub>OH</sub> | LBV <sub>DD</sub> - 0.45 | _ | V | | Output low voltage | I <sub>OL</sub> = 1.0 mA | LBV <sub>DD</sub> = Min | V <sub>OL</sub> | _ | 0.45 | V | | Input high voltage | _ | LBV <sub>DD</sub> = Min | V <sub>IH</sub> | $0.65 \times \text{LBV}_{\text{DD}}$ | LBV <sub>DD</sub> + 0.3 | V | | Input low voltage | _ | LBV <sub>DD</sub> = Min | V <sub>IL</sub> | -0.3 | $0.35 \times \text{LBV}_{\text{DD}}$ | V | | Input high current | V <sub>IN</sub> 1 = | LBV <sub>DD</sub> | I <sub>IH</sub> | _ | 10 | μΑ | | Input low current | V <sub>IN</sub> 1 = | = GND | I <sub>IL</sub> | -10 | _ | μA | ## 10.2 Local Bus AC Electrical Specifications This table describes the general timing parameters of the local bus interface of the device when in PLL enable mode. Table 10-4. Local Bus General Timing Parameters: PLL Enable Mode | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Note | |-----------------------------------------------------------------|-----------------------|-----|-----|------|--------| | Local bus cycle time | $t_{LBK}$ | 7.5 | 15 | ns | (2) | | Input setup to local bus clock (except LUPWAIT/\overline{LGTA}) | t <sub>LBIVKH</sub> | 1.5 | _ | ns | (3)(4) | | Input hold from local bus clock | t <sub>LBIXKH</sub> | 1.0 | _ | ns | (3)(4) | | LUPWAIT/LGTA input setup to local bus clock | t <sub>LBIVKH1</sub> | 1.5 | _ | ns | (3)(4) | | LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | _ | ns | (5) | | LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub> | 3 | _ | ns | (6) | | LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub> | 2.5 | _ | ns | (7) | | Local bus clock to LALE rise | t <sub>LBKHLR</sub> | _ | 4.5 | ns | _ | | Local bus clock to output valid (except LALE) | t <sub>LBKHOV</sub> | _ | 4.5 | ns | (3) | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ</sub> | _ | 3.8 | ns | (3)(8) | | Output hold from local bus clock for LAD/LDP | t <sub>LBKHOX</sub> | 1 | _ | ns | (3) | #### Notes - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to rising edge of LSYNC\_IN at LBV<sub>DD</sub>/2 and the 0.4 × LBV<sub>DD</sub> of the signal in question. - 3. All signals are measured from LBV $_{DD}\!/2$ of the rising/falling edge of LSYNC\_IN to 0.5 $\times$ LBV $_{DD}$ of the signal in question. - 4. Input timings are measured at the pin. - 5. t<sub>LBOTOT1</sub> should be used when LBCR[AHD] is set and the load on LALE output pin is at least 10 pF less than the load on LAD output pins. - 6. t<sub>LBOTOT2</sub> should be used when LBCR[AHD] is not set and the load on LALE output pin is at least 10 pF less than the load on LAD output pins. - 7. t<sub>lbotot3</sub> should be used when LBCR[AHD] is not set and the load on LALE output pin equals to the load on LAD output pins. - 8. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. ## **PC8378E** This table describes the general timing parameters of the local bus interface of the device when in PLL bypass mode. Table 10-5. Local Bus General Timing Parameters: PLL Bypass Mode | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Note | |-------------------------------------------------------------|-----------------------|-----|-----|------|--------| | Local bus cycle time | t <sub>LBK</sub> | 15 | _ | ns | (2) | | Input setup to local bus clock | t <sub>LBIVKH</sub> | 7.0 | _ | ns | (3)(4) | | Input hold from local bus clock | t <sub>LBIXKH</sub> | 1.0 | _ | ns | (3)(4) | | LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | _ | ns | (5) | | LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub> | 3.0 | _ | ns | (6) | | LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub> | 2.5 | _ | ns | (7) | | Local bus clock to LALE rise | t <sub>LBKHLR</sub> | _ | 4.5 | ns | _ | | Local bus clock to output valid | t <sub>LBKHOV</sub> | _ | 3.0 | ns | (3) | | Local bus clock to output high impedance for LAD/LDP | t <sub>LBKHOZ</sub> | _ | 4.0 | ns | (3)(8) | Note: - 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time. - 2. All timings are in reference to falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or rising edge of LCLK0 (for all other inputs). - 3. All signals are measured from LBV $_{DD}$ /2 of the rising/falling edge of LCLK0 to 0.4 × LBV $_{DD}$ of the signal in question for 3.3V signaling levels. - 4. Input timings are measured at the pin. - 5. t<sub>LBOTOT1</sub> should be used when LBCR[AHD] is set and the load on LALE output pin is at least 10 pF less than the load on LAD output pins. - t<sub>LBOTOT2</sub> should be used when LBCR[AHD] is not set and the load on LALE output pin is at least 10 pF less than the load on LAD output pins. - 7. t<sub>LBOTOT3</sub> should be used when LBCR[AHD] is not set and the load on LALE output pin equals to the load on LAD output pins. - 8. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. This figure provides the AC test load for the local bus. Figure 10-1. Local Bus AC Test Load This figures show the local bus signals. Figure 10-2. Local Bus Signals, Non-special Signals Only (PLL Enable Mode) Figure 10-3. Local Bus Signals, Non-special Signals Only (PLL Bypass Mode) Figure 10-4. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 2 (PLL Enable Mode) Figure 10-5. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 2 (PLL Bypass Mode) Figure 10-6. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4 (PLL Enable Mode) Figure 10-7. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 4 (PLL Bypass Mode) ## 11. Enhanced Secure Digital Host Controller (eSDHC) This section describes the DC and AC electrical specifications for the eSDHC (SD/MMC) interface of the chip. The eSDHC controller always uses the falling edge of the SD\_CLK in order to drive the SD\_DAT[0:3]/CMD as outputs and sample the SD\_DAT[0:3] as inputs. This behavior is true for both full-and high-speed modes. Note that this is a non-standard implementation, as the SD card specification assumes that in high-speed mode, data is driven at the rising edge of the clock. Due to the special implementation of the eSDHC, there are constraints regarding the clock and data signals propagation delay on the user board. The constraints are for minimum and maximum delays, as well as skew between the CLK and DAT/CMD signals. In full speed mode, there is no need to add special delay on the data or clock signals. The user should make sure to meet the timing requirements as described further within this document. If the system is designed to support both high-speed and full-speed cards, the high-speed constraints should be fulfilled. If the systems is designed to operate up to 25 MHz only, full-speed mode is recommended. ## 11.1 eSDHC DC Electrical Characteristics This table provides the DC electrical characteristics for the eSDHC (SD/MMC) interface of the device.. Table 11-1. eSDHC interface DC Electrical Characteristics | Parameter | Symbol | Condition | Min | Max | Unit | |---------------------|-----------------|---------------------------------------------------------|--------------------------|--------------------------|------| | Input high voltage | V <sub>IH</sub> | _ | 0.625 × OV <sub>DD</sub> | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.25 × OV <sub>DD</sub> | V | | Input current | I <sub>IN</sub> | _ | _ | ±30 | μA | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -100 \text{ uA},$<br>at $OV_{DD}(\text{min})$ | 0.75 × OV <sub>DD</sub> | _ | V | | Output low voltage | V <sub>OL</sub> | $I_{OL} = +100 \text{ uA},$<br>at $OV_{DD}(\text{min})$ | _ | 0.125 × OV <sub>DD</sub> | V | #### 11.2 **eSDHC AC Timing Specifications (Full-Speed Mode)** This section describes the AC electrical specifications for the eSDHC (SD/MMC) interface of the device. This table provides the eSDHC AC timing specifications for full-speed mode as defined in Figure 11-2 on page 51 and Figure 11-3 on page 52. Table 11-2. eSDHC AC Timing Specifications for Full-Speed Mode (At Recommended Operating Conditions OVDD = $3.3V \pm 165 \, mV$ | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Note | |-----------------------------------------------------|---------------------------------------------|-----|-----|------|------| | SD_CLK clock frequency: full speed mode | f <sub>SFSCK</sub> | 0 | 25 | MHz | _ | | SD_CLK clock cycle | t <sub>SFSCK</sub> | 40 | _ | ns | _ | | SD_CLK clock frequency: identification mode | f <sub>SIDCK</sub> | 0 | 400 | KHz | _ | | SD_CLK clock low time | t <sub>SFSCKL</sub> | 15 | _ | ns | (2) | | SD_CLK clock high time | t <sub>SFSCKH</sub> | 15 | _ | ns | (2) | | SD_CLK clock rise and fall times | t <sub>SFSCKR/</sub><br>t <sub>SFSCKF</sub> | _ | 5 | ns | (2) | | Input setup times: SD_CMD, SD_DATx, SD_CD to SD_CLK | t <sub>SFSIVKH</sub> | 5 | _ | ns | (2) | | Input hold times: SD_CMD, SD_DATx, SD_CD to SD_CLK | t <sub>SFSIXKH</sub> | 0 | _ | ns | (2) | | SD_CLK delay within device | t <sub>INT_CLK_DLY</sub> | 1.5 | _ | ns | (4) | | Output valid: SD_CLK to SD_CMD, SD_DATx valid | t <sub>SFSKHOV</sub> | - | 4 | ns | (2) | | Output hold: SD_CLK to SD_CMD, SD_DATx valid | t <sub>SFSKHOX</sub> | 0 | - | - | - | | SD card input setup | t <sub>ISU</sub> | 5 | - | ns | (3) | | SD card input hold | t <sub>IH</sub> | 5 | _ | ns | (3) | | SD card output valid | t <sub>ODLY</sub> | _ | 14 | ns | (3) | | SD card output hold | t <sub>oH</sub> | 0 | _ | ns | (3) | - Notes: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> (reference)(state) $for inputs \ and \ t_{(first \ three \ letters \ of \ functional \ block)(reference)(state)(signal)(state)} \ for \ outputs. \ For \ example, \ t_{SFSIXKH} \ symbolizes \ eSDHC \ full \ mode$ speed device timing (SFS) input (I) to go invalid (X) with respect to the clock reference (K) going to high (H). Also t<sub>SFSKHOV</sub> symbolizes eSDHC full speed timing (SFS) for the clock reference (K) to go high (H), with respect to the output (O) going valid (V) or data output valid time. Note that, in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Measured at capacitive load of 40 pF. - 3. For reference only, according to the SD card specifications. - 4. Average, for reference only. This figure provides the eSDHC clock input timing diagram. Figure 11-1. eSDHC Clock Input Timing Diagram ## 11.2.1 Full-Speed Output Path (Write) This figure provides the data and command output timing diagram. Figure 11-2. Full Speed Output Path #### 11.2.1.1 Full-Speed Write Meeting Setup (Maximum Delay) The following equations show how to calculate the allowed skew range between the SD\_CLK and SD\_DAT/CMD signals on the PCB. No clock delay: $$t_{SFSKHOV} + t_{DATA\ DELAY} + t_{ISU} < t_{SFSCKL}$$ Eqn. 1 With clock delay: $$t_{SFSKHOV} + t_{DATA\_DELAY} + t_{ISU} < t_{SFSCKL} + t_{CLK\_DELAY}$$ Eqn. 2 $$t_{DATA\ DELAY} + t_{SFSCKL} < t_{SFSCK} + t_{CLK\ DELAY} - t_{ISU} - t_{SFSKHOV}$$ Eqn. 3 This means that data can be delayed versus clock up to 11 ns in ideal case of t<sub>SESCKI</sub> = 20 ns: $$t_{DATA\ DELAY} + 20 < 40 + t_{CLK\ DELAY} - 5 - 4$$ $$t_{DATA\_DELAY} < 11 + t_{CLK\_DELAY}$$ ### 11.2.1.2 Full-Speed Write Meeting Hold (Minimum Delay) The following equations show how to calculate the allowed skew range between the SD\_CLK and SD\_DAT/CMD signals on the PCB. $$t_{CLK\_DELAY} < t_{SFSCKL} + t_{SFSKHOX} + t_{DATA\_DELAY} - t_{IH}$$ Eqn. 4 $t_{CLK\_DELAY} + t_{IH} - t_{SFSKHOX} < t_{SFSCKL} + t_{DATA\_DELAY}$ Eqn. 5 This means that clock can be delayed versus data up to 15 ns (external delay line) in ideal case of $t_{SESCLKL} = 20$ ns: $$\begin{aligned} &t_{\text{CLK\_DELAY}} + 5 - 0 < 20 + t_{\text{DATA\_DELAY}} \\ &t_{\text{CLK\_DELAY}} < 15 + t^{\text{DATA\_DELAY}} \end{aligned}$$ ### 11.2.1.3 Full-Speed Write Combined Formula The following equation is the combined formula to calculate the allowed skew range between the SD\_CLK and SD\_DAT/CMD signals on the PCB. ### 11.2.2 Full-Speed Input Path (Read) This figure provides the data and command input timing diagram. Figure 11-3. Full Speed Input Path ### 11.2.2.1 Full-Speed Read Meeting Setup (Maximum Delay) The following equations show how to calculate the allowed combined propagation delay range of the SD\_CLK and SD\_DAT/CMD signals on the PCB. $$t_{CLK\_DELAY} + t_{DATA\_DELAY} + t_{ODLY} + t_{SFSIVKH} < t_{SFSCK}$$ Eqn. 7 $$t_{CLK\_DELAY} + t_{DATA\_DELAY} < t_{SFSCK} - t_{ODLY} - t_{SFSIVKH} - t_{INT\_CLK\_DLY}$$ Eqn. 8 #### 11.2.2.2 Full-Speed Read Meeting Hold (Minimum Delay) There is no minimum delay constraint due to the full clock cycle between the driving and sampling of data. $$t_{CLK\_DELAY} + t_{OH} + t_{DATA\_DELAY} > t_{SFSIXKH}$$ Eqn. 9 This means that Data + Clock delay must be greater than -2 ns. This is always fulfilled. #### 11.3 eSDHC AC Timing Specifications (High-Speed Mode) This table provides the eSDHC AC timing specifications for high-speed mode as defined in Figure 11-5 on page 54 and Figure 11-6 on page 55. eSDHC AC Timing Specifications for High-Speed Mode (At Recommended Operating Conditions OV<sub>DD</sub> = Table 11-3. $3.3V \pm 165 \, mV)$ | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Note | |-----------------------------------------------------|---------------------------------------------|-----|-----|------|------| | SD_CLK clock frequency: high speed mode | f <sub>SHSCK</sub> | 0 | 50 | MHz | _ | | SD_CLK clock cycle | t <sub>SHSCK</sub> | 20 | _ | ns | _ | | SD_CLK clock frequency: identification mode | f <sub>SIDCK</sub> | 0 | 400 | KHz | _ | | SD_CLK clock low time | t <sub>SHSCKL</sub> | 7 | _ | ns | (2) | | SD_CLK clock high time | t <sub>SHSCKH</sub> | 7 | _ | ns | (2) | | SD_CLK clock rise and fall times | t <sub>SHSCKR/</sub><br>t <sub>SHSCKF</sub> | _ | 3 | ns | (2) | | Input setup times: SD_CMD, SD_DATx, SD_CD to SD_CLK | t <sub>shsivkh</sub> | 5 | _ | ns | (2) | | Input hold times: SD_CMD, SD_DATx, SD_CD to SD_CLK | t <sub>SHSIXKH</sub> | 0 | _ | ns | (2) | | Output delay time: SD_CLK to SD_CMD, SD_DATx valid | t <sub>SHSKHOV</sub> | _ | 4 | ns | (2) | | Output Hold time: SD_CLK to SD_CMD, SD_DATx invalid | t <sub>SHSKHOX</sub> | 0 | _ | ns | (2) | | SD_CLK delay within device | t <sub>INT_CLK_DLY</sub> | 1.5 | _ | ns | (4) | | SD Card Input Setup | t <sub>ISU</sub> | 6 | _ | ns | (3) | | SD Card Input Hold | t <sub>IH</sub> | 2 | _ | ns | (3) | | SD Card Output Valid | t <sub>ODLY</sub> | _ | 14 | ns | (3) | | SD Card Output Hold | t <sub>OH</sub> | 2.5 | _ | ns | (3) | - Notes: 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first three letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>SFSIXKH</sub> symbolizes eSDHC full mode speed device timing (SFS) input (I) to go invalid (X) with respect to the clock reference (K) going to high (H). Also t<sub>SFSKHOV</sub> symbolizes eSDHC full speed timing (SFS) for the clock reference (K) to go high (H), with respect to the output (O) going valid (V) or data output valid time. Note that, in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. Measured at capacitive load of 40 pF. - 3. For reference only, according to the SD card specifications. - 4. Average, for reference only. This figure provides the eSDHC clock input timing diagram. Figure 11-4. eSDHC Clock Input Timing Diagram ## 11.3.1 High-Speed Output Path (Write) This figure provides the data and command output timing diagram. Figure 11-5. High Speed Output Path ## 11.3.1.1 High-Speed Write Meeting Setup (Maximum Delay) The following equations show how to calculate the allowed skew range between the SD\_CLK and SD\_DAT/CMD signals on the PCB. Zero clock delay: $$t_{SHSKHOV} + t_{DATA\_DELAY} + t_{ISU} < t_{SHSCKL}$$ Eqn. 10 With clock delay: $$t_{SHSKHOV} + t_{DATA\_DELAY} + t_{ISU} < t_{SHSCKL} + t_{CLK\_DELAY}$$ Eqn. 11 $t_{DATA\_DELAY} - t_{CLK\_DELAY} < t_{SHSCKL} - t_{ISU} - t_{SHSKHOV}$ Eqn. 12 This means that data delay should be equal or less than the clock delay in the ideal case where tSH-SCLKL =10 ns: $$\begin{aligned} t_{\text{DATA\_DELAY}} - t_{\text{CLK\_DELAY}} &< 10 - 6 - 4 \\ t_{\text{DATA\_DELAY}} - t_{\text{CLK\_DELAY}} &< 0 \end{aligned}$$ ## 11.3.1.2 High-Speed Write Meeting Hold (Minimum Delay) The following equations show how to calculate the allowed skew range between the SD\_CLK and SD\_DAT/CMD signals on the PCB. $$t_{CLK\_DELAY} < t_{SHSCKL} + t_{SHSKHOX} + t_{DATA\_DELAY} - t_{IH}$$ Eqn. 13 $$t_{CLK\_DELAY} - t_{DATA\_DELAY} < t_{SHSCKL} + t_{SHSKHOX} - t_{IH}$$ Eqn. 14 This means that clock can be delayed versus data up to 8 ns (external delay line) in ideal case of $t_{SHSCLKL}$ =10 ns: $$t_{CLK\_DELAY} - t_{DATA\_DELAY} < 10 + 0 - 2$$ $t_{CLK\_DELAY} - t_{DATA\_DELAY} < 8$ ### 11.3.2 High-Speed Input Path (Read) This figure provides the data and command input timing diagram. Figure 11-6. High-Speed Input Path For the input path, the device eSDHC expects to sample the data 1.5 internal clock cycles after it was driven by the SD card. Since in this mode the SD card drives the data at the rising edge of the clock, a sufficient delay to the clock and the data must exist to ensure it will not be sampled at the wrong internal clock falling edge. Note that the internal clock which is guaranteed to be 50% duty cycle is used to sample the data, and therefore used in the equations. ### 11.3.2.1 High-Speed Read Meeting Setup (Maximum Delay) The following equations show how to calculate the allowed combined propagation delay range of the SD\_CLK and SD\_DAT/CMD signals on the PCB. $$t_{CLK\_DELAY} + t_{DATA\_DELAY} + t_{ODLY} + t_{SHSIVKH} < 1.5 \times t_{SHSCK}$$ Eqn. 15 $t_{CLK\_DELAY} + t_{DATA\_DELAY} < 1.5 \times t_{SHSCK} - t_{ODLY} - t_{SHSIVKH}$ Eqn. 16 This means that Data + Clock delay can be up to 11 ns for a 20 ns clock cycle: $$t_{CLK\_DELAY} + t_{DATA\_DELAY} < 30 - 14 - 5$$ $t_{CLK\_DELAY} + t_{DATA\_DELAY} < 11$ ## 11.3.2.2 High-Speed Read Meeting Hold (Minimum Delay) The following equations show how to calculate the allowed combined propagation delay range of the SD\_CLK and SD\_DAT/CMD signals on the PCB. $$0.5 \times t_{SHSCK} < t_{CLK\_DELAY} + t_{DATA\_DELAY} + t_{OH} - t_{SHSIXKH} + t_{INT\_CLK\_DLY}$$ Eqn. 17 $0.5 \times t_{SHSCK} - t_{OH} + t_{SHSIXKH} - t_{INT\_CLK\_DLY} < t_{CLK\_DELAY} + t_{DATA\_DELAY}$ Eqn. 18 This means that Data + Clock delay must be greater than ~6 ns for a 20 ns clock cycle: $$10 - 2.5 + (-1.5) < t_{CLK\_DELAY} + t_{DATA\_DELAY}$$ $$6 < t_{CLK\_DELAY} + t_{DATA\_DELAY}$$ ### 11.3.2.3 High-Speed Read Combined Formula The following equation is the combined formula to calculate the propagation delay range of the SD\_CLK and SD\_DAT/CMD signals on the PCB. $$0.5 \times t_{SHSCK} - t_{OH} + t_{SHSIXKH} < t_{CLK}$$ DELAY + $t_{DATA}$ DELAY < $1.5 \times t_{SHSCK} - t_{ODLY} - t_{SHSIVKH}$ Eqn. 19 ## **12. JTAG** This section describes the DC and AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the chip. #### 12.1 JTAG DC Electrical Characteristics This table provides the DC electrical characteristics for the IEEE 1149.1 (JTAG) interface of the chip. Table 12-1. JTAG interface DC Electrical Characteristics | Parameter | Symbol | Condition | Min | Max | Unit | |---------------------|-----------------|----------------------------|------|-----------------------|------| | Input high voltage | V <sub>IH</sub> | _ | 2.5 | OV <sub>DD</sub> +0.3 | ٧ | | Input low voltage | V <sub>IL</sub> | _ | -0.3 | 0.8 | ٧ | | Input current | I <sub>IN</sub> | _ | _ | ±30 | μΑ | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -8.0 \text{ mA}$ | 2.4 | _ | ٧ | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | _ | 0.5 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _ | 0.4 | V | ## 12.2 JTAG AC Timing Specifications This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the device. This table provides the JTAG AC timing specifications as defined in Figure 12-2 on page 58 through Figure 12-5 on page 59. **Table 12-2.** JTAG AC Timing Specifications (Independent of CLKIN)<sup>(1)</sup> | Parameter | Symbol <sup>(2)</sup> | Min | Max | Unit | Note | |------------------------------------------------------------------------|--------------------------------------------|----------|----------|------|------| | JTAG external clock frequency of operation | f <sub>JTG</sub> | 0 | 33.3 | MHz | _ | | JTAG external clock cycle time | t <sub>JTG</sub> | 30 | _ | ns | _ | | JTAG external clock pulse width measured at 1.4V | t <sub>JTKHKL</sub> | 15 | _ | ns | _ | | JTAG external clock rise and fall times | t <sub>JTGR</sub> & t <sub>JTGF</sub> | 0 | 2 | ns | _ | | TRST assert time | t <sub>TRST</sub> | 25 | _ | ns | (3) | | Input setup times: Boundary-scan data TMS, TDI | t <sub>JTDVKH</sub> t <sub>JTIVKH</sub> | 4<br>4 | -<br>- | ns | (3) | | Input hold times: Boundary-scan data TMS, TDI | t <sub>JTDXKH</sub> t <sub>JTIXKH</sub> | 10<br>10 | -<br>- | ns | (3) | | Valid times: Boundary-scan data TDO | t <sub>JTKLDV</sub><br>t <sub>JTKLOV</sub> | 2<br>2 | 11<br>11 | ns | _ | | Output hold times: Boundary-scan data TDO | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | 2<br>2 | -<br>- | ns | _ | | JTAG external clock to output high impedance: Boundary-scan data TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 2<br>2 | 19<br>9 | ns | (4) | Notes: - All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal inquestion. The output timings are measured at the pins. All output timings assume a purely resistive 50Ω load (see Figure 9-1 on page 39). Timeof-flight delays must be added for trace lengths, vias, and connectors in the system. - 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 4. Non-JTAG signal input timing with respect to $t_{TCLK}$ . - 5. Non-JTAG signal output timing with respect to $t_{\text{\tiny TCLK}}$ . This figure provides the AC test load for TDO and the boundary-scan outputs of the device. Figure 12-1. AC Test Load for the JTAG Interface This figure provides the JTAG clock input timing diagram. Figure 12-2. JTAG Clock Input Timing Diagram VM = Midpoint Voltage (OVDD/2) This figure provides the $\overline{\text{TRST}}$ timing diagram. Figure 12-3. TRST Timing Diagram This figure provides the boundary-scan timing diagram. Figure 12-4. Boundary-Scan Timing Diagram This figure provides the test access port timing diagram. Figure 12-5. Test Access Port Timing Diagram # 13. I<sup>2</sup>C This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface of the chip. ## 13.1 I<sup>2</sup>C DC Electrical Characteristics This table provides the DC electrical characteristics for the I2C interface of the chip. **Table 13-1.** $I^2C$ DC Electrical Characteristics (At Recommended Operating Conditions with $OV_{DD}$ of $3.3V \pm 165$ mV) | Parameter | Symbol | Min | Max | Unit | Note | |---------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------|------------------------------------|------|------| | Input high voltage level | V <sub>IH</sub> | $0.7 \times \text{OV}_{\text{DD}}$ | OV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage level | V <sub>IL</sub> | -0.3 | $0.3 \times \text{OV}_{\text{DD}}$ | V | _ | | Low level output voltage | V <sub>OL</sub> | 0 | $0.2 \times \text{OV}_{\text{DD}}$ | V | (1) | | Output fall time from V <sub>IH</sub> (min) to V <sub>IL</sub> (max) with a bus capacitance from 10 to 400 pF | t <sub>I2KLKV</sub> | 20 + 0.1 × C <sub>B</sub> | 250 | ns | (2) | | Pulse width of spikes which must be suppressed by the input filter | t <sub>I2KHKL</sub> | 0 | 50 | ns | (3) | | Capacitance for each I/O pin | Cı | _ | 10 | pF | _ | | Input current (0V ≤ V <sub>IN</sub> ≤ OV <sub>DD</sub> ) | I <sub>IN</sub> | - | ± 30 | μА | (4) | Notes: 1. Output voltage (open drain or open collector) condition = 3 mA sink current. - 2. $C_B$ = capacitance of one bus line in pF. - 3. Refer to the MPC8379E PowerQUICC II Pro Integrated Host Processor Reference Manual for information on the digital filter used. - 4. I/O pins will obstruct the SDA and SCL lines if $\mbox{OV}_{\mbox{\scriptsize DD}}\mbox{is switched off.}$ #### I<sup>2</sup>C AC Electrical Specifications 13.2 This table provides the AC timing parameters for the l<sup>2</sup>C interface of the device. I<sup>2</sup>C AC Electrical Specifications (All Values Refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) Levels, See Table 13-1 on page Table 13-2. | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Note | |----------------------------------------------------------------------------------------------|-----------------------|------------------------------------|------|------|--------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz | _ | | Low period of the SCL clock | t <sub>I2CL</sub> | 1.3 | _ | μs | _ | | High period of the SCL clock | t <sub>l2CH</sub> | 0.6 | _ | μs | _ | | Setup time for a repeated START condition | t <sub>l2SVKH</sub> | 0.6 | _ | μs | _ | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6 | - | μs | _ | | Data setup time | t <sub>I2DVKH</sub> | 100 | _ | ns | _ | | Data hold time CBUS compatible masters I <sup>2</sup> C bus devices | t <sub>I2DXKL</sub> | -0 | -0.9 | μs | (2)(3) | | Setup time for STOP condition | t <sub>l2PVKH</sub> | 0.6 | _ | μs | _ | | Bus free time between a STOP and START condition | t <sub>I2KHDX</sub> | 1.3 | _ | μs | _ | | Noise margin at the LOW level for each connected device (including hysteresis) | V <sub>NL</sub> | $0.1 \times OV_{DD}$ | _ | V | _ | | Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub> | $0.2 \times \text{OV}_{\text{DD}}$ | - | V | _ | - Notes: 1. The symbols used for timing specifications herein follow the pattern of $t_{(first\ two\ letters\ of\ functional\ block)(signal)(state)}$ for outputs and $t_{(first\ two\ letters\ of\ functional\ block)(reference)(state)(signal)(state)}$ for outputs. For example, $t_{12DVKH}$ symbolizes $I^2C$ timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>I2SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>I2C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>IPPVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the stop condition (P) reaching the valid state (V) relative to the t<sub>I2C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. This chip provides a hold time of at least 300 ns for the SDA signal (referred to the $V_{IHmin}$ of the SCL signal) to bridge the undefined region of the falling edge of SCL. - 3. The maximum tipdukin has only to be met if the device does not stretch the LOW period (tipci) of the SCL signal. This figure provides the AC test load for the I<sup>2</sup>C. Figure 13-1. I<sup>2</sup>C AC Test Load This figure shows the AC timing diagram for the I<sup>2</sup>C bus. Figure 13-2. I<sup>2</sup>C Bus AC Timing Diagram ## 14. PCI This section describes the DC and AC electrical specifications for the PCI bus of the chip. ## 14.1 PCI DC Electrical Characteristics This table provides the DC electrical characteristics for the PCI interface of the device. The DC characteristics of the PORESET signal, which can be used as PCI RST in applications where the device is a PCI agent, deviates from the standard PCI levels. Table 14-1. PCI DC Electrical Characteristics | Parameter | Condition | Symbol | Min | Max | Unit | |---------------------------|---------------------------------------------|-----------------|------------------------------------|------------------------------------|------| | High-level input voltage | V <sub>OUT</sub> ≥ V <sub>OH</sub> (min) or | V <sub>IH</sub> | 2.0 | OV <sub>DD</sub> + 0.5 | V | | Low-level input voltage | V <sub>OUT</sub> ≤V <sub>OL</sub> (max) | V <sub>IL</sub> | -0.5 | $0.3 \times \text{OV}_{\text{DD}}$ | V | | High-level output voltage | I <sub>OH</sub> = -500 μA | V <sub>OH</sub> | $0.9 \times \text{OV}_{\text{DD}}$ | _ | V | | Low-level output voltage | I <sub>OL</sub> = 1500 μA | V <sub>OL</sub> | _ | $0.1 \times OV_{DD}$ | V | | Input current | $0V \le V_{IN} \le OV_{DD}$ | I <sub>IN</sub> | _ | ± 30 | μΑ | Note: The symbol $V_{IN}$ , in this case, represents the $OV_{IN}$ symbol referenced in Table 2-1 on page 7. ## 14.2 PCI AC Electrical Specifications This section describes the general AC timing parameters of the PCI bus of the device. Note that the PCI\_CLK/PCI\_SYNC\_IN or CLKIN signal is used as the PCI input clock depending on whether the chip is configured as a host or agent device. CLKIN is used when the device is in host mode. This table shows the PCI AC timing specifications at 66 MHz. Table 14-2. PCI AC Timing Specifications at 66 MHz PCI\_SYNC\_IN clock input levels are with next levels: $V_{IL} = 0.1 \times OV_{DD}$ , $V_{IH} = 0.7 \times OV_{DD}$ | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Note | |--------------------------------|-----------------------|------|-----|------|-----------| | Clock to output valid | t <sub>PCKHOV</sub> | _ | 6.0 | ns | (2) | | Output hold from clock | t <sub>PCKHOX</sub> | 1 | _ | ns | (2) | | Clock to output high impedance | t <sub>PCKHOZ</sub> | _ | 14 | ns | (2)(3) | | Input setup to clock | t <sub>PCIVKH</sub> | 3.0 | _ | ns | (2)(4) | | Input hold from cock | t <sub>PCIXKH</sub> | 0.25 | _ | ns | (2)(4)(6) | | Output clock skew | t <sub>PCKOSK</sub> | _ | 0.5 | ns | (5) | Notes - 1. Note that the symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state. - 2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications. - 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current deliveredthrough the component pin is less than or equal to the leakage current specification. - 4. Input timings are measured at the pin. - 5. PCI specifications allows 1 ns skew for 66 MHz but includes the total allowed skew, board, connectors, etc. - 6. Value does not comply with the PCI 2.3 Local Bus Specifications. This table shows the PCI AC timing specifications at 33 MHz. **Table 14-3.** PCI AC Timing Specifications at 33 MHz PCI\_SYNC\_IN clock input levels are with next levels: $V_{IL} = 0.1 \times OV_{DD}$ , $V_{IH} = 0.7 \times OV_{DD}$ . | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | Note | |--------------------------------|-----------------------|------|-----|------|-----------| | Clock to output valid | t <sub>PCKHOV</sub> | _ | 11 | ns | (2) | | Output hold from clock | t <sub>PCKHOX</sub> | 2 | _ | ns | (2) | | Clock to output high impedance | t <sub>PCKHOZ</sub> | - | 14 | ns | (2)(3) | | Input setup to clock | t <sub>PCIVKH</sub> | 3.0 | _ | ns | (2)(4) | | Input hold from clock | t <sub>PCIXKH</sub> | 0.25 | _ | ns | (2)(4)(6) | | Output clock skew | t <sub>PCKOSK</sub> | _ | 0.5 | ns | (5) | Notes: 1. Note that the symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub> (reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state. - 2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications. - 3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification. - 4. Input timings are measured at the pin. - 5. PCI specifications allows 2 ns skew for 33 MHz but includes the total allowed skew, board, connectors, etc. - 6. Value does not comply with the PCI 2.3 Local Bus Specifications. This figure provides the AC test load for PCI. Figure 14-1. PCI AC Test Load This figure shows the PCI input AC timing conditions. Figure 14-2. PCI Input AC Timing Measurement Conditions This figure shows the PCI output AC timing conditions. Figure 14-3. PCI Output AC Timing Measurement Condition ## 15. PCI Express This section describes the DC and AC electrical specifications for the PCI Express bus. #### 15.1 DC Requirements for PCI Express SD REF CLK and SD REF CLK For more information see Section 20. "High-Speed Serial Interfaces (HSSI)" on page 77. #### 15.2 **AC Requirements for PCI Express SerDes Clocks** This table lists the PCI Express SerDes clock AC requirements. Table 15-1. SD\_REF\_CLK and SD\_REF\_CLK AC Requirements | Parameter | Symbol | Min | Typical | Max | Unit | Note | |---------------------------------------------------------------------------------------------------------|--------------------|-----|---------|-----|------|--------| | REFCLK cycle time | t <sub>REF</sub> | _ | 10 | 1 | ns | _ | | REFCLK cycle-to-cycle jitter. Difference in the period of any two adjacent REFCLK cycles. | t <sub>REFCJ</sub> | _ | _ | 100 | ps | _ | | REFCLK phase jitter peak-to-peak. Deviation in edge location with respect to mean edge location. | t <sub>REFPJ</sub> | -50 | _ | +50 | ps | _ | | SD_REF_CLK/_B cycle to cycle clock jitter (period jitter) | t <sub>CKCJ</sub> | - | _ | 100 | ps | _ | | SD_REF_CLK/_B phase jitter peak-to-peak. Deviation in edge location with respect to mean edge location. | t <sub>CKPJ</sub> | -50 | _ | +50 | ps | (2)(3) | - Notes: 1. All options provide serial interface bit rate of 1.5 and 3.0 Gbps. - 2. In a frequency band from 150 kHz to 15 MHz, at BER of 10<sup>-12</sup>. - 3. Total peak-to-peak Deterministic Jitter "JD" should be less than or equal to 50 ps. #### 15.3 **Clocking Dependencies** The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a ±300 ppm tolerance. #### **Physical Layer Specifications** 15.4 Following is a summary of the specifications for the physical layer of PCI Express on this device. For further details as well as the specifications of the transport and data link layer, use the PCI Express Base Specification, Rev. 1.0a. #### Note: The voltage levels of the transmitter and the receiver depend on the SerDes control registers which should be programmed at the recommended values for PCI Express protocol (that is, $L1_nV_{DD} = 1.0V$ ). ## **PC8378E** ## 15.4.1 Differential Transmitter (Tx) Output This table defines the specifications for the differential output at all transmitters. The parameters are specified at the component pins. **Table 15-2.** Differential Transmitter (Tx) Output Specifications | Parameter | Conditions | Symbol | Min | Typical | Max | Units | Note | |------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------|------------------------|--------|-------|--------| | Unit interval | Each U <sub>PETX</sub> is 400 ps ± 300 ppm. U <sub>PETX</sub> does not account for Spread Spectrum Clock dictated variations | UI | 399.88 | 400 | 400.12 | ps | (1) | | Differential peak-to-<br>peak output voltage | $V_{PEDPPTX} = 2 \times V_{TX-D+} - V_{TX-D-} $ | V <sub>TX-DIFFp-p</sub> | 0.8 | _ | 1.2 | ٧ | (2) | | De-emphasized<br>differential output<br>voltage (ratio) | Ratio of the $V_{\text{PEDPPTX}}$ of the second and following bits after a transition divided by the $V_{\text{PEDPPTX}}$ of the first bit after a transition. | V <sub>TX-DE-RATIO</sub> | -3.0 | -3.5 | -4.0 | dB | (2) | | Minimum Tx eye width | The maximum transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - U_{PEEWTX} = 0.3$ UI. | T <sub>TX-EYE</sub> | 0.70 | - | _ | UI | (2)(3) | | Maximum time<br>between the jitter<br>median and<br>maximum deviation<br>from the median | Jitter is defined as the measurement variation of the crossing points (V <sub>PEDPPTX</sub> = 0V) in relation to a recovered Tx UI. A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI. | T <sub>TX-EYE-MEDIAN-</sub> to-MAX-JITTER | - | - | 0.15 | UI | (2)(3) | | D+/D- Tx output rise/fall time | _ | T <sub>TX-RISE</sub> ,<br>T <sub>TX-FALL</sub> | 0.125 | _ | _ | UI | (2)(5) | | RMS AC peak<br>common mode<br>output voltage | $\begin{aligned} & V_{\text{PEACPCMTX}} = \text{RMS}(\text{IV}_{\text{TXD+}} - \text{V}_{\text{TXD-}}\text{I}/2 - \text{V}_{\text{TX-CM-DC}}) \\ & V_{\text{TX-CM-DC}} = \text{DC}_{(\text{avg})} \text{ of } \text{IV}_{\text{TX-D+}} - \text{V}_{\text{TX-D}}\text{.I}/2 \end{aligned}$ | V <sub>TX-CM-ACp</sub> | _ | - | 20 | mV | (2) | | Absolute delta of DC common mode voltage during LO and electrical idle | $\begin{split} V_{TX\text{-}CM\text{-}DC} \text{ (during LO)} - V_{TX\text{-}CM\text{-}Idle\text{-}DC} \text{ (During Electrical Idle)} <=100 \text{ mV } V_{TX\text{-}CM\text{-}DC} = DC \text{(avg) of } V_{TX\text{-}D\text{+}} - V_{TX\text{-}D\text{-}} /2 \text{ [LO] } V_{TX\text{-}CM\text{-}Idle\text{-}DC} = DC \text{(avg) of } V_{TX\text{-}D\text{+}} - V_{TX\text{-}D\text{-}} /2 \text{ [Electrical Idle]} \end{split}$ | V <sub>TX-CM-DC-</sub><br>ACTIVE-IDLE-DELTA | 0 | - | 100 | mV | (2) | | Absolute delta of DC common mode between D+ and D- | $\begin{aligned} & V_{TX\text{-}CM\text{-}DC}\text{-}D\text{+} - V_{TX\text{-}CM\text{-}DC}\text{-}D\text{-}} \leq 25 \text{ mV} \\ &V_{TX\text{-}CM\text{-}DC}\text{-}D\text{+} = DC(\text{avg}) \text{ of } V_{TX\text{-}D\text{+}} \\ &V_{TX\text{-}CM\text{-}DC}\text{-}D\text{-} = DC(\text{avg}) \text{ of } VTX\text{-}D\text{-} \end{aligned}$ | V <sub>TX-CM-DC-LINE-</sub> | 0 | - | 25 | mV | (2) | | Electrical idle<br>differential peak<br>output voltage | $V_{PEEIDPTX} = V_{TX-IDLE-D+} - V_{TX-IDLE-D-} \le 20 \text{ mV}$ | V <sub>TX-IDLE-DIFFp</sub> | 0 | - | 20 | mV | (2) | | Amount of voltage change allowed during receiver detection | The total amount of voltage change that a transmitter can apply to sense whether a low impedance receiver is present. | V <sub>TX-RCV-DETECT</sub> | - | XPADV <sub>DD</sub> /2 | 600 | mV | (6) | Table 15-2. Differential Transmitter (Tx) Output Specifications (Continued) | Parameter | Conditions | Symbol | Min | Typical | Max | Units | Note | |-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----|------------------------|-----------|-------|------| | Tx DC common mode voltage | The allowed DC common mode voltage under any conditions. | V <sub>TX-DC-CM</sub> | 0 | XPADV <sub>DD</sub> /2 | _ | V | (6) | | Tx short circuit current limit | The total current the transmitter can provide when shorted to its ground | I <sub>TX-SHORT</sub> | _ | - | 90 | mA | - | | Minimum time<br>spent in electrical<br>idle | Minimum time a transmitter must be in electrical idle. Utilized by the receiver to start looking for an electrical idle exit after successfully receiving an electrical idle ordered set. | T <sub>TX-IDLE-MIN</sub> | 50 | - | - | UI | - | | Maximum time to<br>transition to a valid<br>electrical idle after<br>sending an<br>electrical idle<br>ordered set | After sending an electrical idle ordered set, the transmitter must meet all electrical idle specifications within this time. This is considered a debounce time for the transmitter to meet electrical idle after transitioning from LO. | T <sub>TX-IDLE-SET-TO-</sub> IDLE | ı | - | 20 | UI | - | | Maximum time to transition to valid Tx specifications after leaving an electrical idle condition | Maximum time to meet all Tx specifications when transitioning from electrical idle to sending differential data. This is considered a debounce time for the Tx to meet all Tx specifications after leaving electrical idle | T <sub>TX-IDLE-TO-DIFF</sub> | - | - | 20 | UI | _ | | Differential return loss | Measured over 50 MHz to 1.25 GHz | RL <sub>TX-DIFF</sub> | 12 | - | _ | dB | (4) | | Common mode return loss | Measured over 50 MHz to 1.25 GHz | RL <sub>TX-CM</sub> | 6 | _ | _ | dB | (4) | | DC differential Tx impedance | Tx DC differential mode low impedance | Z <sub>TX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | _ | | Transmitter DC impedance | Required Tx D+ as well as D– DC impedance during all states | Z <sub>TX-DC</sub> | 40 | - | _ | Ω | - | | Lane-to-Lane<br>output skew | Static skew between any two transmitter lanes within a single link | L <sub>TX-SKEW</sub> | - | - | 500 + 2UI | ps | - | | AC coupling capacitor | All transmitters should be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. | C <sub>TX</sub> | 75 | _ | 200 | nF | _ | | Crosslink random timeout | This random timeout helps resolve conflicts in crosslink configuration by eventually resulting in only one downstream and one upstream port. | T <sub>crosslink</sub> | 0 | - | 1 | ms | (7) | Notes: 1. No test load is necessarily associated with this value. - 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 15-3 on page 71 and measured over any 250 consecutive Tx UIs. (Also refer to the transmitter compliance eye diagram shown in Figure 15-1 on page 68.) - 3. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the transmitter collected over any 250 consecutive Tx UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total Tx jitter budget collected over any 250 consecutive Tx UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. - 4. The transmitter input impedance will result in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50Ω to ground for both the D+ and D− line (that is, as measured by a vector network analyzer with 50- probes, see Figure 15-3). Note that the series capacitors, C<sub>TX</sub>, is optional for the return loss measurement. - Measured between 20%–80% at transmitter package pins into a test load as shown in Figure 15-3 for both V<sub>TX-D+</sub> and V<sub>TX-D+</sub> - 6. See Section 4.3.1.8 of the PCI Express Base Specifications, Rev 1.0a. - 7. See Section 4.2.6.3 of the PCI Express Base Specifications, Rev 1.0a. ### 15.4.2 Transmitter Compliance Eye Diagrams The Tx eye diagram in Figure 15-1 is specified using the passive compliance/test measurement load (see Figure 15-3) in place of any real PCI Express interconnect + Rx component. There are two eye diagrams that must be met for the transmitter. Both diagrams must be aligned in time using the jitter median to locate the center of the eye diagram. The different eye diagrams differ in voltage depending on whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of the de-emphasized bit is always relative to the transition bit. The eye diagram must be valid for any 250 consecutive Uls. A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI. #### Note: It is recommended that the recovered Tx UI be calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function (that is, least squares and median deviation fits). Figure 15-1. Minimum Transmitter Timing and Voltage Output Compliance Specifications ## 15.4.3 Differential Receiver (Rx) Input Specifications This table defines the specifications for the differential input at all receivers. The parameters are specified at the component pins. Table 15-3. Differential Receiver (Rx) Input Specifications | Parameter | Comments | Symbol | Min | Typical | Max | Units | Note | |------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------|---------|--------|-------|---------------| | Unit interval | Each U <sub>PERX</sub> is 400 ps ± 300 ppm. U <sub>PERX</sub> does not account for Spread Spectrum Clock dictated variations. | UI | 399.88 | 400 | 400.12 | ps | (1) | | Differential peak-to-peak output voltage | $V_{PEDPPRX} = 2 \times V_{RX-D+} - V_{RX-D-} $ | V <sub>RX-DIFFp-p</sub> | 0.175 | _ | 1.200 | V | (2) | | Minimum receiver eye width | The maximum interconnect media and transmitter jitter that can be tolerated by the receiver can be derived as $T_{RX-MAX-JITTER} = 1 - U_{PEEWRX} = 0.6 UI.$ | T <sub>RX-EYE</sub> | 0.4 | - | _ | UI | (2)(3) | | Maximum time between the jitter median and maximum deviation from the median | Jitter is defined as the measurement variation of the crossing points (V <sub>PEDPPRX</sub> = 0V) in relation to a recovered Tx UI. A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI. | T <sub>RX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | - | - | 0.3 | UI | (2)(3)<br>(7) | | AC peak common mode input voltage | $V_{PEACPCMRX} = V_{RXD+} - V_{RXD-} /2 - V_{RX-CM-DC} V_{RX-CM-DC} $ $CM-DC = DC(avg) of V_{RX-D+} - V_{RX-D-} /2$ | V <sub>RX-CM-ACp</sub> | _ | _ | 150 | mV | (2) | | Differential return loss | Measured over 50 MHz to 1.25 GHz with the D+ and D- lines biased at +300 mV and -300 mV, respectively. | R <sub>LRX-DIFF</sub> | 10 | _ | _ | dB | (4) | | Common mode return loss | Measured over 50 MHz to 1.25 GHz with the D+ and D- lines biased at 0V. | R <sub>LRX-CM</sub> | 6 | _ | _ | dB | (4) | | DC differential input impedance | RX DC differential mode impedance. | Z <sub>RX-DIFF-DC</sub> | 80 | 100 | 120 | Ω | (5) | | DC Input Impedance | Required RX D+ as well as D DC impedance (50 ± 20% tolerance). | Z <sub>RX-DC</sub> | 40 | 50 | 60 | Ω | (2)(5) | | Powered down DC input impedance | Required RX D+ as well as D– DC impedance when the receiver terminations do not have power. | Z <sub>RX-HIGH-IMP-DC</sub> | 200 k | _ | _ | Ω | (6) | | Electrical idle detect threshold | $V_{\text{PEEIDT}} = 2 \times V_{\text{RX-D+}} - V_{\text{RX-D-}} $ Measured at the package pins of the receiver | V <sub>RX-IDLE-DET-DIFF</sub> | 65 | - | 175 | mV | _ | | Unexpected Electrical Idle<br>Enter Detect Threshold<br>Integration Time | An unexpected electrical idle (Vrx-diffp-p < Vrx-idle-det-diffp-p) must be recognized no longer than Trx-idle-det-diffentertime to signal an unexpected idle condition. | T <sub>RX-IDLE-DET-</sub> | - | _ | 10 | ms | _ | | Total Skew | Skew across all lanes on a link. This includes variation in the length of SKP ordered set (e.g. COM and one to five SKP Symbols) at the Rx as well as any delay differences arising from the interconnect itself. | L <sub>RX-SKEW</sub> | - | _ | 20 | ns | _ | ## **PC8378E** Notes: - 1. No test load is necessarily associated with this value. - 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 15-3 should be used as the Rx device when taking measurements (also refer to the receiver compliance eye diagram shown in Figure 15-2 on page 71). If the clocks to the Rx and Tx are not derived from the same reference clock, the Tx UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram. - 3. A T<sub>Rx-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The TRx-EYE-MEDIAN-to-MAX-JITTER specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive Tx UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the Rx and Tx are not derived from the same reference clock, the Tx UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram. - 4. The receiver input impedance will result in a differential return loss greater than or equal to 10 dB with the D+ line biased to 300 mV and the D- line biased to -300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements for is 50Ω to ground for both the D+ and D- line (that is, as measured by a vector network analyzer with 50- probes, see Figure 15-3). Note that the series capacitors, C<sub>Tx</sub>, is optional for the return loss measurement. - 5. Impedance during all LTSSM states. When transitioning from a fundamental reset to detect (the initial state of the LTSSM) there is a 5 ms transition time before receiver termination values must be met on all unconfigured lanes of a port. - 6. The Rx DC common mode impedance that exists when no power is present or fundamental reset is asserted. This helps ensure that the receiver detect circuit does not falsely assume a receiver is powered on when it is not. This term must be measured at 300 mV above the Rx ground. - 7. It is recommended that the recovered Tx UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data. ## 15.5 Receiver Compliance Eye Diagrams The Rx eye diagram in Figure 15-2 on page 71 is specified using the passive compliance/test measurement load (see Figure 15-3 on page 71) in place of any real PCI Express Rx component. In general, the minimum receiver eye diagram measured with the compliance/test measurement load (see Figure 15-3) is larger than the minimum receiver eye diagram measured over a range of systems at the input receiver of any real PCI Express component. The degraded eye diagram at the input receiver is due to traces internal to the package as well as silicon parasitic characteristics that cause the real PCI Express component to vary in impedance from the compliance/test measurement load. The input receiver eye diagram is implementation specific and is not specified. Rx component designer should provide additional margin to adequately compensate for the degraded minimum receiver eye diagram (shown in Figure 15-2) expected at the input receiver based on an adequate combination of system simulations and the return loss measured looking into the Rx package and silicon. The Rx eye diagram must be aligned in time using the jitter median to locate the center of the eye diagram. The eye diagram must be valid for any 250 consecutive Uls. A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI. Note: The reference impedance forreturn loss measurements is $50\Omega$ to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with $50\Omega$ probes: see Figure 15-3). Note that the series capacitors, $C_{PEACCTX}$ , are optional for the return loss measurement. Figure 15-2. Minimum Receiver Eye Timing and Voltage Compliance Specification ## 15.5.1 Compliance Test and Measurement Load The AC timing and voltage parameters must be verified at the measurement point, as specified within 0.2 inches of the package pins, into a test/measurement load shown in Figure 15-3. #### Note: The allowance of the measurement point to be within 0.2 inches of the package pins is meant to acknowledge that package/board routing may benefit from D+ and D- not being exactly matched in length at the package pin boundary. If the vendor does not explicitly state where the measurement point is located, the measurement point is assumed to be the D+ and D- package pins. Figure 15-3. Compliance Test/Measurement Load ## 16. Timers This section describes the DC and AC electrical specifications for the timers of the chip. ### 16.1 Timers DC Electrical Characteristics This table provides the DC electrical characteristics for the device timers pins, including TIN, TOUT, TGATE, and RTC CLK. Table 16-1. Timers DC Electrical Characteristics | Parameter | Condition | Symbol | Min | Max | Unit | |---------------------|-----------------------------|-----------------|------|------------------------|------| | Output high voltage | $I_{OH} = -6.0 \text{ mA}$ | Voн | 2.4 | - | V | | Output low voltage | I <sub>OL</sub> = 6.0 mA | V <sub>OL</sub> | _ | 0.5 | V | | Output low voltage | I <sub>OL</sub> = 3.2 mA | V <sub>OL</sub> | _ | 0.4 | V | | Input high voltage | _ | V <sub>IH</sub> | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | _ | V <sub>IL</sub> | -0.3 | 0.8 | V | | Input current | $0V \le V_{IN} \le OV_{DD}$ | I <sub>IN</sub> | _ | ± 30 | μΑ | ## 16.2 Timers AC Timing Specifications This table provides the timers input and output AC timing specifications. **Table 16-2.** Timers Input AC Timing Specifications<sup>(1)</sup> | Parameter | Symbol <sup>(2)</sup> | Min | Unit | |------------------------------------|-----------------------|-----|------| | Timers inputs: minimum pulse width | t <sub>TIWID</sub> | 20 | ns | Notes: 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin. 2. Timers inputs and outputs are asynchronous to any visible clock. Timers outputs should be synchronized before use by any external synchronous logic. Timers inputs are required to be valid for at least $t_{\text{TIWID}}$ ns to ensure proper operation. This figure provides the AC test load for the timers. Figure 16-1. Timers AC Test Load ### 17. **GPIO** This section describes the DC and AC electrical specifications for the GPIO of the chip. ### 17.1 GPIO DC Electrical Characteristics This table provides the DC electrical characteristics for the device GPIO. **Table 17-1.** GPIO DC Electrical Characteristics (This Specification Applies when Operating at 3.3V ± 165 mV Supply) | Parameter | Condition | Symbol | Min | Max | Unit | |---------------------|-----------------------------|-----------------|------|-----------------------|------| | Output high voltage | $I_{OH} = -6.0 \text{ mA}$ | V <sub>OH</sub> | 2.4 | _ | V | | Output low voltage | I <sub>OL</sub> = 6.0 mA | V <sub>OL</sub> | _ | 0.5 | V | | Output low voltage | I <sub>OL</sub> = 3.2 mA | V <sub>OL</sub> | _ | 0.4 | V | | Input high voltage | - | V <sub>IH</sub> | 2.0 | OV <sub>DD</sub> +0.3 | V | | Input low voltage | - | V <sub>IL</sub> | -0.3 | 0.8 | V | | Input current | $0V \le V_{IN} \le OV_{DD}$ | I <sub>IN</sub> | _ | ± 30 | μΑ | ## 17.2 GPIO AC Timing Specifications This table provides the GPIO input and output AC timing specifications. Table 17-2. GPIO Input AC Timing Specifications | Parameter | Symbol | Min | Unit | |----------------------------------|--------------------|-----|------| | GPIO inputs: minimum pulse width | t <sub>PIWID</sub> | 20 | ns | Notes: 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of SYS\_CLKIN. Timings are measured at the pin. 2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation. This figure provides the AC test load for the GPIO. Figure 17-1. GPIO AC Test Load ### **18. IPIC** This section describes the DC and AC electrical specifications for the external interrupt pins of the chip. #### **IPIC DC Electrical Characteristics** 18.1 This table provides the DC electrical characteristics for the external interrupt pins of the chip. Table 18-1. IPIC DC Electrical Characteristics | Parameter | Condition | Symbol | Min | Max | Unit | |--------------------|--------------------------|-----------------|------|------------------------|------| | Input high voltage | _ | V <sub>IH</sub> | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | _ | V <sub>IL</sub> | -0.3 | 0.8 | V | | Input current | _ | I <sub>IN</sub> | _ | ±30 | μΑ | | Output low voltage | I <sub>OL</sub> = 6.0 mA | V <sub>OL</sub> | _ | 0.5 | V | | Output low voltage | I <sub>OL</sub> = 3.2 mA | V <sub>OL</sub> | _ | 0.4 | V | - Notes: 1. This table applies for pins IRQ[0:7], IRQ\_OUT, MCP\_OUT. - 2. $\overline{IRQ\_OUT}$ and $\overline{MCP\_OUT}$ are open drain pins, thus $V_{OH}$ is not relevant for those pins. ### **IPIC AC Timing Specifications** This table provides the IPIC input and output AC timing specifications. Table 18-2. IPIC Input AC Timing Specifications | Parameter | Symbol | Min | Unit | |----------------------------------|--------------------|-----|------| | IPIC inputs: minimum pulse width | t <sub>PIWID</sub> | 20 | ns | - 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin. - 2. IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by any external synchronous logic. IPIC inputs are required to be valid for at least tellin ns to ensure proper operation when working in edge triggered mode. ### 19. SPI This section describes the DC and AC electrical specifications for the SPI of the chip. #### **SPI DC Electrical Characteristics** This table provides the DC electrical characteristics for the device SPI. SPI DC Electrical Characteristics | Parameter | Condition | Symbol | Min | Max | Unit | |---------------------|----------------------------|-----------------|------|------------------------|------| | Input high voltage | _ | V <sub>IH</sub> | 2.0 | OV <sub>DD</sub> + 0.3 | V | | Input low voltage | _ | V <sub>IL</sub> | -0.3 | 0.8 | V | | Input current | _ | I <sub>IN</sub> | _ | ± 30 | μΑ | | Output high voltage | $I_{OH} = -8.0 \text{ mA}$ | V <sub>OH</sub> | 2.4 | _ | V | | Output low voltage | I <sub>OL</sub> = 8.0 mA | V <sub>OL</sub> | _ | 0.5 | V | | Output low voltage | I <sub>OL</sub> = 3.2 mA | V <sub>OL</sub> | _ | 0.4 | V | ## 19.2 SPI AC Timing Specifications This table provides the SPI input and output AC timing specifications. Table 19-2. SPI AC Timing Specifications | Parameter | Symbol <sup>(1)</sup> | Min | Max | Unit | |-----------------------------------------------------------|-----------------------|-----|-----|------| | SPI outputs: Master mode (internal clock) delay | t <sub>NIKHOV</sub> | 0.5 | 6 | ns | | SPI outputs: Slave mode (external clock) delay | t <sub>NEKHOV</sub> | 2 | 8 | ns | | SPI inputs: Master mode (internal clock) input setup time | t <sub>NIIVKH</sub> | 4 | _ | ns | | SPI inputs: Master mode (internal clock) input hold time | t <sub>NIIXKH</sub> | 0 | _ | ns | | SPI inputs: Slave mode (external clock) input setup time | t <sub>NEIVKH</sub> | 4 | _ | ns | | SPI inputs: Slave mode (external clock) input hold time | t <sub>NEIXKH</sub> | 2 | _ | ns | - Notes: 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>NIKHOV</sub> symbolizes the internal timing (NI) for the time SPICLK clock reference (K) goes to the high state (H) until outputs (O) are invalid (X). - 2. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin. The maximum SPICLK input frequency is 66.666 MHz. This figure provides the AC test load for the SPI. Figure 19-1. SPI AC Test Load These figures represent the AC timing from Table 19-2. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge. This figure shows the SPI timing in slave mode (external clock). Figure 19-2. SPI AC Timing in Slave Mode (External Clock) Diagram Note: The clock edge is selectable on SPI. This figure shows the SPI timing in master mode (internal clock). Figure 19-3. SPI AC Timing in Master Mode (Internal Clock) Diagram Note: The clock edge is selectable on SPI. ## 20. High-Speed Serial Interfaces (HSSI) This chip features two serializer/deserializer (SerDes) interfaces to be used for high-speed serial interconnect applications. See Table 1-1 on page 3 for the interfaces supported. This section describes the common portion of SerDes DC electrical specifications, which is the DC requirement for SerDes reference clocks. The SerDes data lane's transmitter and receiver reference circuits are also shown. ## 20.1 Signal Terms Definition The SerDes utilizes differential signaling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals. Figure 20-1 on page 78 shows how the signals are defined. For illustration purpose, only one SerDes lane is used for description. The figure shows waveform for either a transmitter output (SD $n_TX$ ) and SD $n_TX$ ) or a receiver input (SD $n_TX$ ). Each signal swings between A volts and B volts where A > B. Using this waveform, the definitions are as follows. To simplify illustration, the following definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signaling environment. • Single-Ended Swing The transmitter output signals and the receiver input signals $SDn_TX$ , $\overline{SDn_TX}$ , $SDn_RX$ and $\overline{SDn_RX}$ each have a peak-to-peak swing of A – B volts. This is also referred as each signal wire's single-ended swing. • Differential Output Voltage, V<sub>OD</sub> (or Differential Output Swing): The differential output voltage (or swing) of the transmitter, $V_{OD}$ , is defined as the difference of the two complimentary output voltages: $V_{SDn_-TX} - V_{\overline{SDn}_-TX}$ . The $V_{OD}$ value can be either positive or negative. Differential Input Voltage, V<sub>ID</sub> (or Differential Input Swing): The differential input voltage (or swing) of the receiver, $V_{ID}$ , is defined as the difference of the two complimentary input voltages: $V_{SDn\_RX} - V_{\overline{SDn\_RX}}$ . The $V_{ID}$ value can be either positive or negative. • Differential Peak Voltage, VDIFFD The peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak voltage, $V_{DIFF_0} = IA - BI$ volts. Differential Peak-to-Peak, V<sub>DIFFp-p</sub> Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A – B to –(A – B) volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage, $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times I(A - B)I$ volts, which is twice of differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as $V_{TX-DIFFp-p} = 2 \times IV_{OD}I$ . • Differential Waveform The differential waveform is constructed by subtracting the inverting signal ( $SDn_TX$ , for example) from the non-inverting signal ( $SDn_TX$ , for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 20-10 on page 84 as an example for differential waveform. #### Common Mode Voltage, V<sub>cm</sub> The common mode voltage is equal to one half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output, $V_{cm\_out} = (V_{SDn\_TX} + V_{\overline{SDn\_TX}}) \div 2 = (A + B) \div 2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. Sometimes it may be even different between the receiver input and driver output circuits within the same component. It is also referred as the DC offset in some occasion. Figure 20-1. Differential Voltage Definitions for Transmitter or Receiver To illustrate these definitions using real values, consider the case of a CML (Current Mode Logic) transmitter that has a common mode voltage of 2.25V and each of its outputs, TD and $\overline{\text{TD}}$ , has a swing that goes between 2.5V and 2.0V. Using these values, the peak-to-peak voltage swing of each signal (TD or $\overline{\text{TD}}$ ) is 500 mV<sub>p-p</sub>, which is referred as the single-ended swing for each signal. In this example, since the differential signaling environment is fully symmetrical, the transmitter output's differential swing (V<sub>OD</sub>) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and –500 mV, in other words, V<sub>OD</sub> is 500 mV in one phase and –500 mV in the other phase. The peak differential voltage (V<sub>DIFFp-D</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp-D</sub>) is 1000 mV<sub>p-p</sub>. #### 20.2 SerDes Reference Clocks The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks inputs are SD1\_REF\_CLK and SD1\_REF\_CLK for both lanes of SerDes1, and SD2\_REF\_CLK and SD2\_REF\_CLK for both lanes of SerDes2. The following sections describe the SerDes reference clock requirements and some application information. #### 20.2.1 SerDes Reference Clock Receiver Characteristics Figure 20-2 shows a receiver reference diagram of the SerDes reference clocks. - SerDes Reference Clock Receiver Reference Circuit Structure - The SDn\_REF\_CLK and SDn\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 20-2. Each differential clock input (SDn\_REF\_CLK or SDn\_REF\_CLK) has a 50Ω termination to SGND\_SRDSn (xcorevss) followed by on-chip AC-coupling. - The external reference clock driver must be able to drive this termination. - The SerDes reference clock input can be either differential or single-ended. Refer to the Differential Mode and Single-ended Mode description below for further detailed requirements. - The maximum average current requirement that also determines the common mode voltage range - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), since the input is AC-coupled on-chip. - This current limitation sets the maximum common mode input voltage to be less than 0.4V (0.4V ÷ 50 = 8 mA) while the minimum common mode input level is 0.1V above SGND\_SRDSn (xcorevss). For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0–0.8V), such that each phase of the differential input has a single-ended swing from 0V to 800 mV with the common mode voltage at 400 mV. - If the device driving the SDn\_REF\_CLK and SDn\_REF\_CLK inputs cannot drive 50Ω to SGND\_SRDSn (xcorevss) DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip. - The input amplitude requirement - This requirement is described in detail in the following sections. Figure 20-2. Receiver of SerDes Reference Clocks #### 20.2.2 DC Level Requirement for SerDes Reference Clocks The DC level requirement for the device SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below. #### Differential Mode - The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection. - For external DC-coupled connection, as described in Section 20.2.1 "SerDes Reference Clock Receiver Characteristics" on page 79, the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 mV and 400 mV. Figure 20-3 shows the SerDes reference clock input requirement for DC-coupled connection scheme. - For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to SGND\_SRDSn. Each signal wire of the differential inputs is allowed to swing below and above the command mode voltage (SGND\_SRDSn). Figure 20-4 shows the SerDes reference clock input requirement for AC-coupled connection scheme. #### • Single-ended Mode - The reference clock can also be single-ended. The SD \_REF\_CLK input amplitude (single-ended swing) must be between 400 mV and 800 mVp-p (from Vmin to Vmax) with SDn\_REF\_CLK either left unconnected or tied to ground. - The SDn\_REF\_CLK input average voltage must be between 200 mV and 400 mV. Figure 20-5 shows the SerDes reference clock input requirement for single-ended signaling mode. - To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC-coupled externally. For the best noise performance, the reference of the clock could be DC or AC-coupled into the unused phase (SDn\_REF\_CLK) through the same source impedance as the clock input (SDn\_REF\_CLK) in use. Figure 20-3. Differential Reference Clock Input DC Requirements (External DC-Coupled) Figure 20-4. Differential Reference Clock Input DC Requirements (External AC-Coupled) Figure 20-5. Single-Ended Reference Clock Input DC Requirements ### 20.2.3 Interfacing With Other Differential Signaling Levels The following list provides information about interfacing with other differential signaling levels. - With on-chip termination to SGND\_SRDSn (xcorevss), the differential reference clocks inputs are HCSL (high-speed current steering logic) compatible DC-coupled. - Many other low voltage differential type outputs like LVDS (low voltage differential signaling) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100 mV to 400 mV) for DC-coupled connection. - LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC-coupling. Note: Figure 20-6 on page 82 to Figure 20-9 on page 83 below are for conceptual reference only. Due to the fact that clock driver chip's internal structure, output impedance, and termination requirements are different between various clock driver chip manufacturers, it is very possible that the clock circuit reference designs provided by the clock driver chip vendor are different from what is shown below. They might also vary from one vendor to the other. Therefore, e2v Semiconductor can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. The system designer is recommended to contact the selected clock driver chip vendor for the optimal reference circuits with the device SerDes reference clock receiver requirement provided in this document. This figure shows the SerDes reference clock connection reference circuits for HCSL type clock driver. It assumes that the DC levels of the clock driver chip is compatible with device SerDes reference clock input's DC requirement. Figure 20-6. DC-Coupled Differential Connection with HCSL Clock Driver (Reference Only) This figure shows the SerDes reference clock connection reference circuits for LVDS type clock driver. Since LVDS clock driver's common-mode voltage is higher than the device SerDes reference clock input's allowed range (100 to 400 mV), AC-coupled connection scheme must be used. It assumes the LVDS output driver features a $50\Omega$ termination resistor. It also assumes that the LVDS transmitter establishes its own common mode level without relying on the receiver or other external component. Figure 20-7. AC-Coupled Differential Connection with LVDS Clock Driver (Reference Only) Figure 20-8 shows the SerDes reference clock connection reference circuits for LVPECL type clock driver. Since LVPECL driver's DC levels (both common mode voltages and output swing) are incompatible with device SerDes reference clock input's DC requirement, AC-coupling has to be used. Figure 20-8 assumes that the LVPECL clock driver's output impedance is $50\Omega$ R1 is used to DC-bias the LVPECL outputs prior to AC-coupling. Its value could be ranged from $140\Omega$ to $240\Omega$ depending on clock driver vendor's requirement. R2 is used together with the SerDes reference clock receiver's $50\Omega$ termination resistor to attenuate the LVPECL output's differential peak level such that it meets the device SerDes reference clock's differential input amplitude requirement (between 200 mV and 800 mV differential peak). For example, if the LVPECL output's differential peak is 900 mV and the desired SerDes reference clock input amplitude is selected as 600 mV, the attenuation factor is 0.67, which requires R2 = $25\Omega$ Consult clock driver chip manufacturer to verify whether this connection scheme is compatible with a particular clock driver chip. Figure 20-8. AC-Coupled Differential Connection with LVPECL Clock Driver (Reference Only) This figure shows the SerDes reference clock connection reference circuits for a single-ended clock driver. It assumes the DC levels of the clock driver are compatible with device SerDes reference clock input's DC requirement. Figure 20-9. Single-Ended Connection (Reference Only) #### 20.2.4 AC Requirements for SerDes Reference Clocks The clock driver selected should provide a high quality reference clock with low phase noise and cycle-to-cycle jitter. Phase noise less than 100 KHz can be tracked by the PLL and data recovery loops and is less of a problem. Phase noise above 15 MHz is filtered by the PLL. The most problematic phase noise occurs in the 1–15 MHz range. The source impedance of the clock driver should be $50\Omega$ to match the transmission line and reduce reflections which are a source of noise to the system. This table describes some AC parameters common to SGMII and protocols. **Table 20-1.** SerDes Reference Clock Common AC Parameters (At Recommended Operating Conditions with $XV_{DD\_SRDS}$ or $XV_{DD\_SRDS} = 1.0V \pm 5\%$ ) | 55_5/150 | | | | | | |----------------------------------------------------------------------------|--------------------|-----|------|------|--------| | Parameter | Symbol | Min | Max | Unit | Note | | Rising Edge Rate | Rise Edge Rate | 1.0 | 4.0 | V/ns | (2)(3) | | Falling Edge Rate | Fall Edge Rate | 1.0 | 4.0 | V/ns | (2)(3) | | Differential Input High Voltage | V <sub>IH</sub> | 200 | _ | mV | (2) | | Differential Input Low Voltage | V <sub>IL</sub> | _ | -200 | mV | (2) | | Rising edge rate (SDn_REF_CLK) to falling edge rate (SDn_REF_CLK) matching | Rise-Fall Matching | _ | 20 | % | (1)(4) | Notes: 1. Measurement taken from single ended waveform. - 2. Measurement taken from differential waveform. - 3. Measured from –200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLK minus SDn\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 20-10. - 4. Matching applies to rising edge rate for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The Rise Edge Rate of SDn\_REF\_CLK should be compared to the Fall Edge Rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 20-11. Figure 20-10. Differential Measurement Points for Rise and Fall Time Figure 20-11. Single-Ended Measurement Points for Rise and Fall Time Matching #### 20.3 SerDes Transmitter and Receiver Reference Circuits This figure shows the reference circuits for SerDes data lane's transmitter and receiver. Figure 20-12. SerDes Transmitter and Receiver Reference Circuits The DC and AC specification of SerDes data lanes are defined in each interface protocol section below in this document based on the application usage: - Section 8. "Ethernet: Enhanced Three-Speed Ethernet (eTSEC)" on page 24 - Section 15. "PCI Express" on page 65 Note that an external AC coupling capacitor is required for the above three serial transmission protocols with the capacitor value defined in specification of each protocol section. ## 21. Package and Pin Listings This section details package parameters, pin assignments, and dimensions. ## 21.1 Package Parameters for the PC8378E TePBGA II The package parameters are provided in the following list. The package type is 31 mm $\times$ 31 mm, 689 plastic ball grid array (TePBGA II). Package outline 31 mm × 31 mm Interconnects 689 Pitch 1.00 mm Module height (typical) 2.0 mm to 2.46 mm (maximum) Solder Balls 3.5% Ag, 96.5% Sn Ball diameter (typical) 0.60 mm This figure shows the mechanical dimensions and bottom surface nomenclature of the TEPBGA II package. Figure 21-1. Mechanical Dimensions and Bottom Surface Nomenclature of the TEPBGA II. Notes: 1. All dimensions are in millimeters. - 2. Dimensioning and tolerancing per ASME Y14. 5M-1994. - 3. Maximum solder ball diameter measured parallel to Datum A. - 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls. - 5. Parallelism measurement should exclude any effect of mark on top surface of package. ## 21.2 Pinout Listings This table provides the pinout listing for the TePBGA II package. Table 21-1. TePBGA II Pinout Listing | Signal | Package Pin Number | Pin Type | Power Supply | Note | |---------------------|---------------------------|----------|--------------|------| | | Clock Signals | | | | | CLKIN | K24 | I | OVDD | _ | | PCI_CLK/PCI_SYNC_IN | C10 | I | OVDD | _ | | PCI_SYNC_OUT | N24 | 0 | OVDD | (3) | | PCI_CLK0 | L24 | 0 | OVDD | - | | PCI_CLK1 | M24 | 0 | OVDD | _ | | PCI_CLK2 | M25 | 0 | OVDD | _ | | PCI_CLK3 | M26 | 0 | OVDD | _ | | PCI_CLK4 | L26 | 0 | OVDD | 1 | | RTC/PIT_CLOCK | AF11 | 1 | OVDD | - | | • | DDR SDRAM Memory Interfac | e | | | | MAO | U3 | 0 | GVDD | - | | MA1 | U1 | 0 | GVDD | - | | MA2 | T5 | 0 | GVDD | _ | | MA3 | Т3 | 0 | GVDD | _ | | MA4 | T2 | 0 | GVDD | _ | | MA5 | T1 | 0 | GVDD | _ | | MA6 | R1 | 0 | GVDD | _ | | MA7 | P2 | 0 | GVDD | _ | | MA8 | P1 | 0 | GVDD | - | | MA9 | N4 | 0 | GVDD | _ | | MA10 | V3 | 0 | GVDD | _ | | MA11 | M5 | 0 | GVDD | _ | | MA12 | N1 | 0 | GVDD | _ | | MA13 | M2 | 0 | GVDD | _ | | MA14 | M1 | 0 | GVDD | _ | | MBA0 | U5 | 0 | GVDD | _ | | MBA1 | U4 | 0 | GVDD | _ | | MBA2 | M3 | 0 | GVDD | - | | MCAS_B | W5 | 0 | GVDD | - | | MCK_B0 | H1 | 0 | GVDD | - | | MCK_B1 | K1 | 0 | GVDD | - | | MCK_B2 | V1 | 0 | GVDD | - | | MCK_B3 | W2 | 0 | GVDD | - | | MCK_B4 | AA1 | 0 | GVDD | _ | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |--------|--------------------|----------|--------------|------| | MCK_B5 | AB2 | 0 | GVDD | _ | | MCK0 | J1 | 0 | GVDD | _ | | MCK1 | L1 | 0 | GVDD | - | | MCK2 | V2 | 0 | GVDD | _ | | MCK3 | W1 | 0 | GVDD | _ | | MCK4 | Y1 | 0 | GVDD | _ | | MCK5 | AB1 | 0 | GVDD | _ | | MCKE0 | M4 | 0 | GVDD | (3) | | MCKE1 | R5 | 0 | GVDD | (3) | | MCS_B0 | W3 | 0 | GVDD | _ | | MCS_B1 | P3 | 0 | GVDD | _ | | MCS_B2 | T4 | 0 | GVDD | _ | | MCS_B3 | R4 | 0 | GVDD | _ | | MDIC0 | AH8 | I/O | GVDD | (9) | | MDIC1 | AJ8 | I/O | GVDD | (9) | | MDM0 | B6 | 0 | GVDD | - | | MDM1 | B2 | 0 | GVDD | - | | MDM2 | E2 | 0 | GVDD | - | | MDM3 | E1 | 0 | GVDD | - | | MDM4 | Y6 | 0 | GVDD | - | | MDM5 | AC6 | 0 | GVDD | - | | MDM6 | AE6 | 0 | GVDD | - | | MDM7 | AJ4 | 0 | GVDD | - | | MDM8 | L6 | 0 | GVDD | - | | MDQ0 | A8 | I/O | GVDD | (11) | | MDQ1 | A6 | I/O | GVDD | (11) | | MDQ2 | C7 | I/O | GVDD | (11) | | MDQ3 | D8 | I/O | GVDD | (11) | | MDQ4 | A7 | I/O | GVDD | (11) | | MDQ5 | <b>A</b> 5 | I/O | GVDD | (11) | | MDQ6 | A3 | I/O | GVDD | (11) | | MDQ7 | C6 | I/O | GVDD | (11) | | MDQ8 | D7 | I/O | GVDD | (11) | | MDQ9 | E8 | I/O | GVDD | (11) | | MDQ10 | B1 | I/O | GVDD | (11) | | MDQ11 | D5 | I/O | GVDD | (11) | | MDQ12 | B3 | I/O | GVDD | (11) | | MDQ13 | D6 | I/O | GVDD | (11) | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |--------|--------------------|----------|--------------|------| | MDQ14 | C3 | I/O | GVDD | (11) | | MDQ15 | C2 | I/O | GVDD | (11) | | MDQ16 | D4 | I/O | GVDD | (11) | | MDQ17 | E6 | I/O | GVDD | (11) | | MDQ18 | F6 | I/O | GVDD | (11) | | MDQ19 | G4 | I/O | GVDD | (11) | | MDQ20 | F8 | I/O | GVDD | (11) | | MDQ21 | E4 | I/O | GVDD | (11) | | MDQ22 | C1 | I/O | GVDD | (11) | | MDQ23 | G6 | I/O | GVDD | (11) | | MDQ24 | F2 | I/O | GVDD | (11) | | MDQ25 | <b>G</b> 5 | I/O | GVDD | (11) | | MDQ26 | H6 | I/O | GVDD | (11) | | MDQ27 | H4 | I/O | GVDD | (11) | | MDQ28 | D1 | I/O | GVDD | (11) | | MDQ29 | G3 | I/O | GVDD | (11) | | MDQ30 | H5 | I/O | GVDD | (11) | | MDQ31 | F1 | I/O | GVDD | (11) | | MDQ32 | W6 | I/O | GVDD | (11) | | MDQ33 | AC1 | I/O | GVDD | (11) | | MDQ34 | AC3 | I/O | GVDD | (11) | | MDQ35 | AE1 | I/O | GVDD | (11) | | MDQ36 | V6 | I/O | GVDD | (11) | | MDQ37 | Y5 | I/O | GVDD | (11) | | MDQ38 | AA4 | I/O | GVDD | (11) | | MDQ39 | AB6 | I/O | GVDD | (11) | | MDQ40 | AD3 | I/O | GVDD | (11) | | MDQ41 | AC4 | I/O | GVDD | (11) | | MDQ42 | AD4 | I/O | GVDD | (11) | | MDQ43 | AF1 | I/O | GVDD | (11) | | MDQ44 | AE4 | I/O | GVDD | (11) | | MDQ45 | AC5 | I/O | GVDD | (11) | | MDQ46 | AE2 | I/O | GVDD | (11) | | MDQ47 | AE3 | I/O | GVDD | (11) | | MDQ48 | AG1 | I/O | GVDD | (11) | | MDQ49 | AG2 | I/O | GVDD | (11) | | MDQ50 | AG3 | I/O | GVDD | (11) | | MDQ51 | AF5 | 1/0 | GVDD | (11) | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |---------------|--------------------|----------|--------------|------| | MDQ52 | AE5 | I/O | GVDD | (11) | | MDQ53 | AD7 | I/O | GVDD | (11) | | MDQ54 | AH2 | I/O | GVDD | (11) | | MDQ55 | AG4 | I/O | GVDD | (11) | | MDQ56 | AH3 | I/O | GVDD | (11) | | MDQ57 | AG5 | I/O | GVDD | (11) | | MDQ58 | AF8 | I/O | GVDD | (11) | | MDQ59 | AJ5 | I/O | GVDD | (11) | | MDQ60 | AF6 | I/O | GVDD | (11 | | MDQ61 | AF7 | I/O | GVDD | (11 | | MDQ62 | AH6 | I/O | GVDD | (11 | | MDQ63 | AH7 | I/O | GVDD | (11 | | MDQS0 | C8 | I/O | GVDD | (11 | | MDQS1 | C4 | I/O | GVDD | (11 | | MDQS2 | E3 | I/O | GVDD | (11 | | MDQS3 | G2 | I/O | GVDD | (11 | | MDQS4 | AB5 | I/O | GVDD | (11 | | MDQS5 | AD1 | I/O | GVDD | (11 | | MDQS6 | AH1 | I/O | GVDD | (11 | | MDQS7 | AJ3 | I/O | GVDD | (11 | | MDQS8 | G1 | I/O | GVDD | (11 | | MECC0/MSRCID0 | J6 | I/O | GVDD | | | MECC1/MSRCID1 | J3 | I/O | GVDD | | | MECC2/MSRCID2 | K2 | I/O | GVDD | _ | | MECC3/MSRCID3 | К3 | I/O | GVDD | | | MECC4/MSRCID4 | J5 | I/O | GVDD | | | MECC5/MDVAL | J2 | I/O | GVDD | | | MECC6 | L5 | I/O | GVDD | | | MECC7 | L2 | I/O | GVDD | | | MODT0 | N5 | 0 | GVDD | (6) | | MODT1 | U6 | 0 | GVDD | (6) | | MODT2 | M6 | 0 | GVDD | (6) | | MODT3 | P6 | 0 | GVDD | (6) | | MRAS_B | AA3 | 0 | GVDD | - | | MVREF1 | K4 | 1 | GVDD | (11 | | MVREF2 | W4 | 1 | GVDD | (11 | | MWE_B | Y2 | 0 | GVDD | _ | | | DUART Interface | | | | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Not | |-----------------------------------|---------------------------------------------|----------|--------------|-----| | UART_SIN1/<br>MSRCID2/LSRCID2 | L28 | I/O | OVDD | - | | UART_SOUT1/<br>MSRCID0/LSRCID0 | L27 | 0 | OVDD | - | | UART_CTS_B[1]/<br>MSRCID4/LSRCID4 | K26 | I/O | OVDD | - | | UART_RTS_B1 | N27 | 0 | OVDD | _ | | UART_SIN2/<br>MSRCID3/LSRCID3 | K27 | I/O | OVDD | - | | UART_SOUT2/<br>MSRCID1/LSRCID1 | K28 | 0 | OVDD | - | | UART_CTS_B[2]/<br>MDVAL/LDVAL | K29 | I/O | OVDD | - | | UART_RTS_B[2] | L29 | 0 | OVDD | _ | | | Enhanced Local Bus Controller (eLBC) Interf | ace | | | | LAD0 | E24 | I/O | LBVDD | _ | | LAD1 | G28 | I/O | LBVDD | _ | | LAD2 | H25 | I/O | LBVDD | _ | | LAD3 | F26 | I/O | LBVDD | _ | | LAD4 | C26 | I/O | LBVDD | _ | | LAD5 | J28 | I/O | LBVDD | _ | | LAD6 | F21 | I/O | LBVDD | _ | | LAD7 | F23 | I/O | LBVDD | _ | | LAD8 | E25 | I/O | LBVDD | _ | | LAD9 | E26 | I/O | LBVDD | _ | | LAD10 | A23 | I/O | LBVDD | _ | | LAD11 | F24 | I/O | LBVDD | - | | LAD12 | G24 | I/O | LBVDD | _ | | LAD13 | F25 | I/O | LBVDD | _ | | LAD14 | H28 | I/O | LBVDD | _ | | LAD15 | G25 | I/O | LBVDD | _ | | LA11/LAD16 | F27 | I/O | LBVDD | - | | LA12/LAD17 | B21 | I/O | LBVDD | _ | | LA13/LAD18 | A25 | I/O | LBVDD | _ | | LA14/LAD19 | C28 | I/O | LBVDD | - | | LA15/LAD20 | H24 | I/O | LBVDD | _ | | LA16/LAD21 | E23 | I/O | LBVDD | _ | | LA17/LAD22 | B28 | I/O | LBVDD | _ | | LA18/LAD23 | D28 | I/O | LBVDD | _ | | LA19/LAD24 | A27 | I/O | LBVDD | _ | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |---------------------------------------|--------------------|----------|--------------|------| | LA20/LAD25 | C25 | I/O | LBVDD | _ | | LA21/LAD26 | B27 | I/O | LBVDD | _ | | LA22/LAD27 | H27 | I/O | LBVDD | - | | LA23/LAD28 | E21 | I/O | LBVDD | _ | | LA24/LAD29 | F20 | I/O | LBVDD | _ | | LA25/LAD30 | D29 | I/O | LBVDD | _ | | LA26/LAD31 | E20 | I/O | LBVDD | _ | | LA27 | H26 | 0 | LBVDD | _ | | LA28 | C29 | 0 | LBVDD | _ | | LA29 | E28 | 0 | LBVDD | _ | | LA30 | B26 | 0 | LBVDD | _ | | LA31 | J25 | 0 | LBVDD | _ | | LA10/LALE | H29 | 0 | LBVDD | _ | | LBCTL | A22 | 0 | LBVDD | _ | | LCLK0 | B22 | 0 | LBVDD | _ | | LCLK1 | C23 | 0 | LBVDD | _ | | LCLK2 | B23 | 0 | LBVDD | _ | | LCS_B0 | D25 | 0 | LBVDD | _ | | LCS_B1 | F19 | 0 | LBVDD | _ | | LCS_B2 | C27 | 0 | LBVDD | _ | | LCS_B3 | D24 | 0 | LBVDD | _ | | LCS_B4/LDP0 | C24 | I/O | LBVDD | _ | | LCS_B5/LDP1 | B29 | I/O | LBVDD | _ | | LA7/LCS_B6/LDP2 | E29 | I/O | LBVDD | _ | | LA8/LCS_B7/LDP3 | F29 | I/O | LBVDD | _ | | LFCLE/LGPL0 | D21 | 0 | LBVDD | _ | | LFALE/LGPL1 | A26 | 0 | LBVDD | _ | | LFRE_B/LGPL2/LOE_B | F22 | 0 | LBVDD | _ | | LFWP_B/LGPL3 | C21 | 0 | LBVDD | _ | | LGPL4/LFRB_B/LGTA_B/<br>LUPWAIT/LPBSE | J29 | I/O | LBVDD | (17) | | LA9/LGPL5 | G29 | 0 | LBVDD | _ | | LSYNC_IN | A21 | I | LBVDD | - | | LSYNC_OUT | D23 | 0 | LBVDD | - | | LWE_B0/LFWE0/LBS_B0 | E22 | 0 | LBVDD | _ | | LWE_B1/LFWE1/LBS_B1 | B25 | 0 | LBVDD | - | | LWE_B2/LFWE2/LBS_B2 | E27 | 0 | LBVDD | - | | LWE_B3/LFWE3/LBS_B3 | F28 | 0 | LBVDD | _ | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |-----------------------------------------|------------------------------|-----------|--------------|------| | | eTSEC1/GPIO1/GPIO2/CFG_RESET | Interface | | | | TSEC1_COL/GPIO2[20] | AF22 | I/O | LVDD1 | (17) | | TSEC1_CRS/GPIO2[21] | AE20 | I/O | LVDD1 | (17) | | TSEC1_GTX_CLK | AJ25 | 0 | LVDD1 | (17) | | TSEC1_RX_CLK | AG22 | I | LVDD1 | (17) | | TSEC1_RX_DV | AD19 | 1 | LVDD1 | (17) | | TSEC1_RX_ER/<br>GPIO2[25] | AD20 | I/O | LVDD1 | (17) | | TSEC1_RXD0 | AD22 | I | LVDD1 | (17) | | TSEC1_RXD1 | AE21 | I | LVDD1 | (17) | | TSEC1_RXD2 | AE22 | I | LVDD1 | (17) | | TSEC1_RXD3 | AD21 | I | LVDD1 | (17) | | TSEC1_TX_CLK | AJ22 | I | LVDD1 | (17) | | TSEC1_TX_EN | AG23 | 0 | LVDD1 | (17) | | TSEC1_TX_ER/<br>CFG_LBMUX | AH22 | 1/0 | LVDD1 | (17) | | TSEC1_TXD0/<br>CFG_RESET_SOURCE[0] | AD23 | 1/0 | LVDD1 | (17) | | TSEC1_TXD1/<br>CFG_RESET_SOURCE[1] | AE23 | 1/0 | LVDD1 | (17) | | TSEC1_TXD2/<br>CFG_RESET_SOURCE[2] | AF23 | 1/0 | LVDD1 | (17) | | TSEC1_TXD3/<br>CFG_RESET_SOURCE[3] | AJ24 | 1/0 | LVDD1 | (17) | | EC_GTX_CLK125 | AH24 | I | LVDD1 | (17) | | EC_MDC/CFG_CLKIN_DIV | AJ21 | I/O | LVDD1 | (17) | | EC_MDIO | AH21 | I/O | LVDD1 | (17) | | <u>.</u> | eTSEC2/GPIO1 Interface | | | | | TSEC2_COL/GPIO1[21]/<br>TSEC1_TMR_TRIG1 | AJ27 | I/O | LVDD2 | (17) | | TSEC2_CRS/GPIO1[22]/<br>TSEC1_TMR_TRIG2 | AG29 | I/O | LVDD2 | (17) | | TSEC2_GTX_CLK | AF28 | 0 | LVDD2 | (17) | | TSEC2_RX_CLK/<br>TSEC1_TMR_CLK | AF25 | I | LVDD2 | (17) | | TSEC2_RX_DV/GPIO1[23] | AF26 | I/O | LVDD2 | (17) | | TSEC2_RX_ER/GPIO1[25] | AG25 | I/O | LVDD2 | (17) | | TSEC2_RXD0/GPIO1[16] | AE28 | I/O | LVDD2 | (17) | | TSEC2_RXD1/GPIO1[15] | AE29 | I/O | LVDD2 | (17) | | TSEC2_RXD2/GPIO1[14] | AH26 | I/O | LVDD2 | (17) | | TSEC2_RXD3/GPIO1[13] | AH25 | I/O | LVDD2 | (17) | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |---------------------------------------------------|---------------------|----------|--------------|------| | TSEC2_TX_CLK/GPIO2[24]/<br>TSEC1_TMR_GCLK | AG28 | I/O | LVDD2 | (17) | | TSEC2_TX_EN/GPIO1[12]/<br>TSEC1_TMR_ALARM2 | AJ26 | I/O | LVDD2 | (17) | | TSEC2_TX_ER/GPIO1[24]/<br>TSEC1_TMR_ALARM1 | AG26 | I/O | LVDD2 | (17) | | TSEC2_TXD0/GPIO1[20] | AH28 | I/O | LVDD2 | (17) | | TSEC2_TXD1/GPIO1[19]/<br>TSEC1_TMR_PP1 | AF27 | I/O | LVDD2 | (17) | | TSEC2_TXD2/GPIO1[18]/<br>TSEC1_TMR_PP2 | AJ28 | I/O | LVDD2 | (17) | | TSEC2_TXD3/GPIO1[17]/<br>TSEC1_TMR_PP3 | AF29 | I/O | LVDD2 | (17) | | • | GPIO1 Interface | | • | | | GPIO1[0]/GTM1_TIN1/<br>GTM2_TIN2/DREQ0_B | P25 | I/O | OVDD | ı | | GPIO1[1]/GTM1_TGATE1_B/<br>GTM2_TGATE2_B/DACK0_B | N25 | I/O | OVDD | I | | GPIO1[2]/GTM1_TOUT1_B/<br>DDONE0_B | N26 | I/O | OVDD | ı | | GPIO1[3]/GTM1_TIN2/<br>GTM2_TIN1/DREQ1_B | В9 | I/O | OVDD | 1 | | GPIO1[4]/GTM1_TGATE2_B/<br>GTM2_TGATE1_B/DACK1_B | N29 | I/O | OVDD | - | | GPIO1[5]/GTM1_TOUT2_B/<br>GTM2_TOUT1_B/DDONE1_B | M29 | I/O | OVDD | I | | GPIO1[6]/GTM1_TIN3/<br>GTM2_TIN4/DREQ2_B | A9 | I/O | OVDD | I | | GPIO1[7]/GTM1_TGATE3_B/<br>GTM2_TGATE4_B/DACK2_B | B10 | I/O | OVDD | I | | GPIO1[8]/GTM1_TOUT3_B/<br>DDONE2_B | J26 | I/O | OVDD | I | | GPIO1[9]/GTM1_TIN4/<br>GTM2_TIN3/DREQ3_B | J24 | I/O | OVDD | I | | GPIO1[10]/GTM1_TGATE4_B/<br>GTM2_TGATE3_B/DACK3_B | J27 | I/O | OVDD | I | | GPIO1[11]/GTM1_TOUT4_B/<br>GTM2_TOUT3_B/DDONE3_B | P24 | I/O | OVDD | - | | | USB/GPIO2 Interface | | | | | USBDR_CLK/GPIO2[23] | AJ11 | I/O | OVDD | - | | USBDR_DIR_DPPULLUP/<br>GPIO2[9] | AG12 | I/O | OVDD | _ | | USBDR_NXT/GPIO2[8] | AJ10 | I/O | OVDD | ı | | USBDR_PCTL0/GPIO2[11]/<br>SD_DAT2 | AF10 | I/O | OVDD | - | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |--------------------------------------|----------------------------|----------|--------------|------| | USBDR_PCTL1/GPIO2[22]/<br>SD_DAT3 | AE9 | I/O | OVDD | - | | USBDR_PWRFAULT/<br>GPIO2[10]/SD_DAT1 | AG13 | I/O | OVDD | - | | USBDR_STP_SUSPEND | AH12 | 0 | OVDD | (12) | | USBDR_D0_ENABLEN/<br>GPIO2[0] | AG10 | I/O | OVDD | - | | USBDR_D1_SER_TXD/<br>GPIO2[1] | AF13 | I/O | OVDD | - | | USBDR_D2_VMO_SE0/<br>GPIO2[2] | AG11 | I/O | OVDD | - | | USBDR_D3_SPEED/<br>GPIO2[3] | AH11 | I/O | OVDD | _ | | USBDR_D4_DP/<br>GPIO2[4] | AG9 | I/O | OVDD | _ | | USBDR_D5_DM/GPIO2[5] | AF9 | I/O | OVDD | _ | | USBDR_D6_SER_RCV/<br>GPIO2[6] | AH13 | I/O | OVDD | _ | | USBDR_D7_DRVVBUS/<br>GPIO2[7] | AH10 | I/O | OVDD | - | | · | I <sup>2</sup> C Interface | | • | | | IIC1_SCL | C12 | I/O | OVDD | (2) | | IIC1_SDA | B12 | I/O | OVDD | (2) | | IIC2_SCL | A10 | I/O | OVDD | (2) | | IIC2_SDA | A12 | I/O | OVDD | (2) | | · | JTAG Interface | | • | | | TCK | B13 | I | OVDD | _ | | TDI | E14 | I | OVDD | (4) | | TDO | C13 | 0 | OVDD | (3) | | TMS | A13 | I | OVDD | (4) | | TRST_B | E11 | I | OVDD | (4) | | | PCI Signals | | • | • | | PCI_AD0 | P26 | I/O | OVDD | _ | | PCI_AD1 | N28 | I/O | OVDD | _ | | PCI_AD2 | P29 | I/O | OVDD | - | | PCI_AD3 | P27 | I/O | OVDD | - | | PCI_AD4 | R26 | I/O | OVDD | - | | PCI_AD5 | R29 | I/O | OVDD | _ | | PCI_AD6 | T24 | I/O | OVDD | _ | | PCI_AD7 | T25 | I/O | OVDD | _ | | PCI_AD8 | R27 | I/O | OVDD | _ | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |-------------------------------|--------------------|----------|--------------|------| | PCI_AD9 | P28 | I/O | OVDD | - | | PCI_AD10 | U25 | I/O | OVDD | _ | | PCI_AD11 | R28 | I/O | OVDD | - | | PCI_AD12 | U26 | I/O | OVDD | _ | | PCI_AD13 | U24 | I/O | OVDD | _ | | PCI_AD14 | T29 | I/O | OVDD | _ | | PCI_AD15 | V24 | I/O | OVDD | - | | PCI_AD16 | Y26 | I/O | OVDD | - | | PCI_AD17 | V28 | I/O | OVDD | _ | | PCI_AD18 | AA25 | I/O | OVDD | - | | PCI_AD19 | AA26 | I/O | OVDD | - | | PCI_AD20 | W29 | I/O | OVDD | _ | | PCI_AD21 | AA24 | I/O | OVDD | _ | | PCI_AD22 | AA27 | I/O | OVDD | _ | | PCI_AD23 | AC26 | I/O | OVDD | _ | | PCI_AD24 | AB25 | I/O | OVDD | _ | | PCI_AD25 | AB24 | I/O | OVDD | _ | | PCI_AD26 | AA28 | I/O | OVDD | _ | | PCI_AD27 | AA29 | I/O | OVDD | _ | | PCI_AD28 | AC24 | I/O | OVDD | _ | | PCI_AD29 | AC25 | I/O | OVDD | - | | PCI_AD30 | AB28 | I/O | OVDD | - | | PCI_AD31 | AE24 | I/O | OVDD | _ | | PCI_C_BE_B0 | T26 | I/O | OVDD | _ | | PCI_C_BE_B1 | T28 | I/O | OVDD | - | | PCI_C_BE_B2 | V29 | I/O | OVDD | _ | | PCI_C_BE_B3 | Y29 | I/O | OVDD | _ | | PCI_DEVSEL_B | U28 | I/O | OVDD | (5) | | PCI_FRAME_B | V27 | I/O | OVDD | _ | | PCI_GNT_B0 | AE27 | I/O | OVDD | - | | PCI_GNT_B[1]/<br>CPCI_HS_LED | AC28 | 0 | OVDD | _ | | PCI_GNT_B[2]/<br>CPCI_HS_ENUM | AD27 | 0 | OVDD | _ | | PCI_GNT_B[3]/PCI_PME | AC27 | 0 | OVDD | _ | | PCI_GNT_B[4] | AE25 | 0 | OVDD | - | | PCI_IDSEL | W28 | I | OVDD | (5) | | PCI_INTA_B/<br>IRQ_OUT_B | AD29 | 0 | OVDD | (2) | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |-------------------------------------|---------------------------------------|--------------|--------------|------| | PCI_IRDY_B | U29 | I/O | OVDD | (5) | | PCI_PAR | V25 | I/O | OVDD | _ | | PCI_PERR_B | Y25 | I/O | OVDD | (5) | | PCI_REQ_B0 | AE26 | I/O | OVDD | - | | PCI_REQ_B[1]/<br>CPCI_HS_ES | AC29 | ı | OVDD | - | | PCI_REQ_B2 | AB29 | I | OVDD | - | | PCI_REQ_B3 | AD26 | 1 | OVDD | - | | PCI_REQ_B4 | W27 | I | OVDD | - | | PCI_RESET_OUT_B | AD28 | 0 | OVDD | _ | | PCI_SERR_B | V26 | I/O | OVDD | (5) | | PCI_STOP_B | W26 | I/O | OVDD | (5) | | PCI_TRDY_B | Y24 | I/O | OVDD | (5) | | M66EN | AD15 | I | OVDD | - | | | Programmable Interrupt Controller (Pl | C) Interface | | | | MCP_OUT_B | AD14 | 0 | OVDD | (2) | | IRQ_B0/MCP_IN_B/<br>GPIO2[12] | F9 | I/O | OVDD | _ | | IRQ_B1/GPIO2[13] | E9 | I/O | OVDD | - | | IRQ_B2/GPIO2[14] | F10 | I/O | OVDD | _ | | IRQ_B3/GPIO2[15] | D9 | I/O | OVDD | _ | | IRQ_B4/GPIO2[16]/<br>SD_WP | C9 | I/O | OVDD | - | | IRQ_B5/GPIO2[17]/<br>USBDR_PWRFAULT | AE10 | I/O | OVDD | - | | IRQ_B6/GPIO2[18] | AD10 | I/O | OVDD | - | | IRQ_B7/GPIO2[19] | AD9 | I/O | OVDD | - | | | PMC Interface | | | | | QUIESCE_B | D13 | 0 | OVDD | - | | | SerDes1 Interface | | | | | L1_SD_IMP_CAL_RX | AJ14 | I | L1_XPADVDD | - | | L1_SD_IMP_CAL_TX | AG19 | I | L1_XPADVDD | _ | | L1_SD_REF_CLK | AJ17 | I | L1_XPADVDD | - | | L1_SD_REF_CLK_B | AH17 | I | L1_XPADVDD | - | | L1_SD_RXA_N | AJ15 | I | L1_XPADVDD | - | | L1_SD_RXA_P | AH15 | I | L1_XPADVDD | - | | L1_SD_RXE_N | AJ19 | I | L1_XPADVDD | - | | L1_SD_RXE_P | AH19 | I | L1_XPADVDD | - | | L1_SD_TXA_N | AF15 | 0 | L1_XPADVDD | _ | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |------------------|------------------------------------|--------------------------------------|--------------|------| | L1_SD_TXA_P | AE15 | 0 | L1_XPADVDD | - | | L1_SD_TXE_N | AF18 | 0 | L1_XPADVDD | _ | | L1_SD_TXE_P | AE18 | 0 | L1_XPADVDD | - | | L1_SDAVDD_0 | AJ18 | SerDes PLL Power<br>(1.0 or 1.05 V) | _ | _ | | L1_SDAVSS_0 | AG17 | SerDes PLL GND | _ | _ | | L1_XCOREVDD | AH14, AJ16, AF17, AH20, AJ20 | SerDes Core Power<br>(1.0 or 1.05 V) | _ | - | | L1_XCOREVSS | AG14, AG15, AG16, AH16, AG18, AG20 | SerDes Core GND | _ | _ | | L1_XPADVDD | AE16, AF16, AD18, AE19, AF19 | SerDes I/O Power<br>(1.0 or 1.05 V) | _ | ı | | L1_XPADVSS | AF14, AE17, AF20 | SerDes I/O GND | _ | _ | | | SerDes2 Interface | | | | | L2_SD_IMP_CAL_RX | C19 | I | L2_XPADVDD | _ | | L2_SD_IMP_CAL_TX | C15 | I | L2_XPADVDD | - | | L2_SD_REF_CLK | B17 | I | L2_XPADVDD | - | | L2_SD_REF_CLK_B | A17 | I | L2_XPADVDD | _ | | L2_SD_RXA_N | A19 | I | L2_XPADVDD | _ | | L2_SD_RXA_P | B19 | I | L2_XPADVDD | _ | | L2_SD_RXE_N | A15 | I | L2_XPADVDD | _ | | L2_SD_RXE_P | B15 | I | L2_XPADVDD | _ | | L2_SD_TXA_N | D18 | 0 | L2_XPADVDD | _ | | L2_SD_TXA_P | E18 | 0 | L2_XPADVDD | _ | | L2_SD_TXE_N | D15 | 0 | L2_XPADVDD | - | | L2_SD_TXE_P | E15 | 0 | L2_XPADVDD | - | | L2_SDAVDD_0 | A16 | SerDes PLL Power<br>(1.0 or 1.05 V) | - | - | | L2_SDAVSS_0 | C17 | SerDes PLL GND | _ | - | | L2_XCOREVDD | A14, B14, D17, B18, B20 | SerDes Core Power<br>(1.0 or 1.05 V) | - | - | | L2_XCOREVSS | C14, C16, A18, C18, A20, C20 | SerDes Core GND | - | | | L2_XPADVDD | D14, E16, F18, D19, E19 | SerDes I/O Power<br>(1.0 or 1.05 V) | - | _ | | L2_XPADVSS | D16, E17, D20 | SerDes I/O GND | _ | | | | SPI Interface | | | | | SPICLK/SD_CLK | AH9 | I/O | OVDD | _ | | SPIMISO/SD_DAT0 | AD11 | I/O | OVDD | _ | | SPIMOSI/SD_CMD | AJ9 | I/O | OVDD | _ | | | | | | | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Not | |-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------|------| | SRESET_B | AD12 | I/O | OVDD | (2) | | HRESET_B | AE12 | I/O | OVDD | (1) | | PORESET_B | AE14 | I | OVDD | 1 | | | Test Interface | | | | | TEST | E10 | I | OVDD | (10) | | TEST_SEL0 | D10 | I | _ | (13) | | TEST_SEL1 | D12 | I | OVDD | (14) | | | Thermal Management | | | | | Reserved | F15 | I | _ | (15 | | | Power Supply Signals | | | | | LVDD1 | AC21, AG21, AH23 | Power for eTSEC 1<br>I/O (2.5V, 3.3V) | LVDD1 | _ | | LVDD2 | AG24, AH27, AH29 | Power for eTSEC 2<br>I/O (2.5V, 3.3V) | LVDD2 | l | | LBVDD | G20, D22, A24, G26, D27, A28 | Power for eLBC (3.3, 2.5, or 1.8 V) | LBVDD | Ī | | VDD | K10, L10, M10, N10, P10, R10, T10, U10, V10, W10, Y10, K11, R11, Y11, K12, Y12, K13, Y13, K14, Y14, K15, L15, W15, Y15, K16, Y16, K17, Y17, K18, Y18, K19, R19, Y19, K20, L20, M20, N20, P20, R20, T20, U20, V20, W20, Y20 | Power for Core (1.0V<br>or 1.5V) | VDD | ı | | GND (VSS) | A1, AJ1, H2, N2, AA2, AD2, D3, R3, AF3, A4, F4, J4, L4, V4, Y4, AB4, B5, E5, P5, AH5, K6, T6, AA6, AD6, AG6, F7, J7, Y7, AJ7, B8, AE8, AG8, G9, AC9, B11, D11, F11, L11, M11, N11, P11, T11, U11, V11, W11,L12, M12, N12, P12, R12, T12, U12, V12, W12, E12, E13, L13, M13, N13, P13, R13, T13, U13, V13, W13, AE13, AJ13, F14, L14, M14, N14, P14, R14, T14, U14, V14, W14, M15, N15, P15, R15, T15, U15, V15, L16, M16, N16, P16, R16, T16, U16, V16, W16, L17, M17, N17, P17, R17, T17, U17, V17, W17, L18, M18, N18, P18, R18, T18, U18, V18, W18, L19, M19, N19, P19, T19, U19, V19, W19, AC20, G21, AF21, C22, J23, AA23, AJ23, B24, W24, AF24, K25, R25, AD25, D26, G27, M27, T27, Y27, AB27, AG27, A29, AJ29 | _ | _ | _ | | AVDD_C | AD13 | Power for e300 core<br>PLL (1.0V or 1.05V) | _ | (16 | | AVDD_L | F13 | Power for eLBC PLL<br>(1.0V or 1.05V) | _ | (16 | | AVDD_P | F12 | Power for system<br>PLL (1.0V or 1.05V) | _ | (16 | | GVDD | A2, D2, R2, U2, AC2, AF2, AJ2, F3, H3, L3, N3, Y3, AB3, B4, P4, AF4, AH4, C5, F5, K5, V5, AA5, AD5, N6, R6, AJ6, B7, E7, K7, AA7, AE7, AG7, AD8 | Power for DDR<br>SDRAM I/O Voltage<br>(2.5 or 1.8 V) | GVDD | _ | | OVDD | AC10, AF12, AJ12, K23, Y23, R24, AD24, L25, W25, AB26, U27, M28, Y28, G10, A11, C11 | PCI, USB, and other<br>Standard (3.3V) | OVDD | _ | Table 21-1. TePBGA II Pinout Listing (Continued) | Signal | Package Pin Number | Pin Type | Power Supply | Note | |-----------|----------------------|----------|--------------|------| | NC | F16, F17, AD16, AD17 | - | _ | (8) | | Pull Down | | | | • | | Pull Down | B16, AH18 | - | _ | (7) | #### Notes: - 1. This pin is an open drain signal. A weak pull-up resistor (1 k) should be placed on this pin to OVDD. - 2. This pin is an open drain signal. A weak pull-up resistor (2-10 k) should be placed on this pin to OVDD. - 3. This output is actively driven during reset rather than being released to high impedance during reset. - 4. These JTAG pins have weak internal pull-up P-FETs that are always enabled. - 5. This pin should have a weak pull up if the chip is in PCI host mode. Follow PCI Specification recommendation and see AN3665, "PC837xE Design Checklist," for more details. - 6. These are On Die Termination pins, used to control DDR2 memories internal termination resistance. - 7. This pin must always be tied to GND using a $0\Omega$ resistor. - 8. This pin must always be left not connected. - 9. For DDR2 operation, it is recommended that MDIC0 be tied to GND using an $18.2\Omega$ resistor. - 10. This pin must always be tied low. If it is left floating it may cause the device to malfunction. - 11. See AN3665, "PC837xE Design Checklist," for proper DDR termination. - 12. This pin must not be pulled down during PORESET. - 13. This pin must always be tied to GND. - 14. This pin must always be tied to OVDD. - 15. Open or tie to GND. - 16. Voltage settings are dependent on the frequency used; see Table 2-2 on page 8. - 17. See AN3665, "PC837xE Design Checklist," for proper termination. ## 22. Clocking This figure shows the internal distribution of clocks within this chip. Figure 22-1. Clock Subsystem The primary clock source for the device can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the device is configured as a PCI host device, CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICOEn] parameters select whether CFG\_CLKIN\_DIV is driven out on the PCI\_CLK\_OUTn signals. PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the device to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock. When the device is configured as a PCI agent device the CLKIN signal should be tied to GND. As shown in Figure 22-1 on page 101, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock (*csb\_clk*), the internal clock for the DDR controller (*ddr\_clk*), and the internal clock for the local bus interface unit (*lbiu\_clk*). The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation: $$csb\_clk = \{PCl\_SYNC\_IN \times (1 + CFG\_CLKIN\_DIV)\} \times SPMF$$ Eqn. 20 In PCI host mode, PCI SYNC IN × (1 + CFG CLKIN DIV) is the CLKIN frequency. The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies up the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low register (RCWLR) which is loaded at power-on reset or by one of the hard-coded reset options. See Chapter 4, "Reset, Clocking, and Initialization," in the *PC8379E Reference Manual* for more information on the clock subsystem. The internal *ddr\_clk* frequency is determined by the following equation: $$ddr_{clk} = csb_{clk} \times (1 + RCWLR[DDRCM])$$ Eqn. 21 Note that $ddr_clk$ is not the external memory bus frequency; $ddr_clk$ passes through the DDR clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and MCK). However, the data rate is the same frequency as $ddr_clk$ . The internal *lbiu\_clk* frequency is determined by the following equation: $$lbiu\_clk = csb\_clk \times (1 + RCWLR[LBCM])$$ Eqn. 22 Note that *lbiu\_clk* is not the external local bus frequency; *lbiu\_clk* passes through the LBIU clock divider to create the external local bus clock outputs (LCLK[0:2]). The eLBC clock divider ratio is controlled by LCRR[CLKDIV]. Some of the internal units may be required to be shut off or operate at lower frequency than the *csb\_clk* frequency. Those units have a default clock ratio that can be configured by a memory mapped register after the device comes out of reset. Table 22-1 specifies which units have a configurable clock frequency. Table 22-1. Configurable Clock Units | Unit | Default Frequency | Options | |-------------------------------|-------------------|------------------------------------| | eTSEC1, eTSEC2 | csb_clk/3 | Off, csb_clk, csb_clk/2, csb_clk/3 | | eSDHC and I2C1 <sup>(1)</sup> | csb_clk/3 | Off, csb_clk, csb_clk/2, csb_clk/3 | | Security block | csb_clk/3 | Off, csb_clk, csb_clk/2, csb_clk/3 | | USB DR | csb_clk/3 | Off, csb_clk, csb_clk/2, csb_clk/3 | | PCI and DMA complex | csb_clk | Off, csb_clk | | PCI Express <sup>(1)(2)</sup> | csb_clk/3 | Off, csb_clk, csb_clk/2, csb_clk/3 | Note: 1. This only applies to I<sup>2</sup>C1 (I<sup>2</sup>C2 clock is not configurable). This table provides the operating frequencies for the TePBGA II package under recommended operating conditions (see Table 2-2 on page 8). Table 22-2. Operating Frequencies for TePBGA II | Parameter <sup>(1)</sup> | Minimum Operating Frequency (MHz) | Maximum Operating<br>Frequency (MHz) | |------------------------------------------------|-----------------------------------|--------------------------------------| | e300 core frequency (core_clk) | 333 | 800 | | Coherent system bus frequency (csb_clk) | 133 | 400 | | DDR2 memory bus frequency (MCK) <sup>(1)</sup> | 250 | 400 | | DDR1 memory bus frequency (MCK) <sup>(2)</sup> | 167 | 333 | | Local bus frequency (LCLKn) <sup>(1)</sup> | _ | 133 | | Local bus controller frequency (lbc_clk) | _ | 400 | | PCI input frequency (CLKIN or PCI_CLK) | 25 | 66 | | eTSEC frequency | 133 | 400 | | Security encryption controller frequency | _ | 200 | | USB controller frequency | _ | 200 | | eSDHC controller frequency | _ | 200 | | PCI Express controller frequency | _ | 400 | - Notes: 1. The CLKIN frequency, RCWLR[SPMF], and RCWLR[COREPLL] settings must be chosen such that the resulting csb\_clk, MCK, LCLK[0:2], and core\_clk frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[xCM] must be programmed such that the maximum internal operating frequency of the Security core, USB modules, SATA, and eSDHC will not exceed their respective value listed in this table. - 2. The DDR data rate is 2x the DDR memory bus frequency. - 3. The local bus frequency is ½, ¼, or 1/8 of the lbiu\_clk frequency (depending on LCRR[CLKDIV]) which is in turn 1x or 2x the csb\_clk frequency (depending on RCWLR[LBCM]). ## 22.1 System PLL Configuration The system PLL is controlled by the RCWLR[SPMF] parameter. The system PLL VCO frequency depends on RCWLR[DDRCM] and RCWLR[LBCM]. Table 22-3 shows the multiplication factor encodings for the system PLL. #### Note: If RCWLR[DDRCM] and RCWLR[LBCM] are both cleared, the system PLL VCO frequency = (CSB frequency) × (System PLL VCO Divider). If either RCWLR[DDRCM] or RCWLR[LBCM] are set, the system PLL VCO frequency = $2 \times$ (CSB frequency) $\times$ (System PLL VCO Divider). The VCO divider needs to be set properly so that the System PLL VCO frequency is in the range of 400–800 MHz. Table 22-3. System PLL Multiplication Factors | RCWLR[SPMF] | System PLL Multiplication Factor | |-------------|----------------------------------| | 0000 | Reserved | | 0001 | Reserved | | 0010 | × 2 | | 0011 | × 3 | | 0100 | × 4 | | 0101 | × 5 | | 0110 | × 6 | | 0111–1111 | × 7 to × 15 | As described in Section 22. "Clocking" on page 101, The LBIUCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (CLKIN or PCI\_CLK) and the internal coherent system bus clock (csb\_clk). Table 22-5 and Table 22-6 on page 106 show the expected frequency values for the CSB frequency for select csb\_clk to CLKIN/PCI\_SYNC\_IN ratios. The RCWLR[SVCOD] denotes the system PLL VCO internal frequency as shown in Table 22-3 on page 104. Table 22-4. System PLL VCO Divider | RCWLR[SVCOD] | VCO Division Factor | |--------------|---------------------| | 00 | 4 | | 01 | 8 | | 10 | 2 | | 11 | 1 | **Table 22-5.** CSB Frequency Options for Host Mode | | | | Input C | (MHz) <sup>(2)</sup> | | | | |-------------------------|------|----------------------------|-------------------------|----------------------|-------|--|--| | CFG_CLKIN_DIV | | csb_clk: Input | 25 | 33.33 | 66.67 | | | | at Reset <sup>(1)</sup> | SPMF | Clock Ratio <sup>(1)</sup> | csb_clk Frequency (MHz) | | | | | | High | 0010 | 2:1 | | | 133 | | | | High | 0011 | 3:1 | | | 200 | | | | High | 0100 | 4:1 | | 133 | 267 | | | | High | 0101 | 5 : 1 | | 167 | 333 | | | | High | 0110 | 6:1 | 150 | 200 | 400 | | | | High | 0111 | 7:1 | 175 | 233 | | | | | High | 1000 | 8:1 | 200 | 267 | | | | | High | 1001 | 9:1 | 225 | 300 | | | | | High | 1010 | 10 : 1 | 250 | 333 | | | | | High | 1011 | 11 : 1 | 275 | 367 | | | | | High | 1100 | 12 : 1 | 300 | 400 | | | | | High | 1101 | 13 : 1 | 325 | | | | | | High | 1110 | 14 : 1 | 350 | | | | | | High | 1111 | 15 : 1 | 375 | | | | | Notes: 1. CFG\_CLKIN\_DIV select the ratio between CLKIN and PCI\_SYNC\_OUT. 2. CLKIN is the input clock in host mode; $PCI\_CLK$ is the input clock in agent mode. Table 22-6. CSB Frequency Options for Agent Mode | | | | Input C | Input Clock Frequency (N | | | | | |-------------------------|------|----------------------------|---------|--------------------------|-------|--|--|--| | CFG_CLKIN_DIV | | csb_clk : Input | 25 | 33.33 | 66.67 | | | | | at reset <sup>(1)</sup> | SPMF | Clock Ratio <sup>(1)</sup> | csb | csb_clk Frequency (MHz) | | | | | | Low | 0010 | 2:1 | | | 133 | | | | | Low | 0011 | 3:1 | | | 200 | | | | | Low | 0100 | 4:1 | | 133 | 267 | | | | | Low | 0101 | 5 : 1 | | 167 | 333 | | | | | Low | 0110 | 6:1 | 150 | 200 | 400 | | | | | Low | 0111 | 7:1 | 175 | 233 | | | | | | Low | 1000 | 8:1 | 200 | 267 | | | | | | Low | 1001 | 9:1 | 225 | 300 | | | | | | Low | 1010 | 10:1 | 250 | 333 | | | | | | Low | 1011 | 11:1 | 275 | 367 | | | | | | Low | 1100 | 12:1 | 300 | 400 | | | | | | Low | 1101 | 13:1 | 325 | | | | | | | Low | 1110 | 14 : 1 | 350 | | | | | | | Low | 1111 | 15 : 1 | 375 | | | | | | Notes: 1. CFG\_CLKIN\_DIV doubles csb\_clk if set high. <sup>2.</sup> CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode. ## 22.2 Core PLL Configuration RCWLR[COREPLL] selects the ratio between the internal coherent system bus clock (csb\_clk) and the e300 core clock (core\_clk). Table 22-7 shows the encodings for RCWLR[COREPLL]. COREPLL values that are not listed in Table 22-7 should be considered as reserved. Note: Core VCO frequency = core frequency × VCO divider VCO divider has to be set properly so that the core VCO frequency is in the range of 800–1600 MHz. Table 22-7. e300 Core PLL Configuration | RC\ | WLR[COREI | | omguration | | |-----------|-----------|---|-------------------------------------------------------------|------------------------------------------------------| | 0-1 2-5 6 | | | core_clk : csb_clk Ratio | VCO Divider <sup>(1)</sup> | | nn | 0000 | 0 | PLL bypassed (PLL off, <i>csb_clk</i> clocks core directly) | PLL bypassed (PLL off, csb_clk clocks core directly) | | 11 | nnnn | n | n/a | n/a | | 00 | 0001 | 0 | 1:1 | 2 | | 01 | 0001 | 0 | 1:1 | 4 | | 10 | 0001 | 0 | 1:1 | 8 | | 00 | 0001 | 1 | 1.5:1 | 2 | | 01 | 0001 | 1 | 1.5:1 | 4 | | 10 | 0001 | 1 | 1.5:1 | 8 | | 00 | 0010 | 0 | 2:1 | 2 | | 01 | 0010 | 0 | 2:1 | 4 | | 10 | 0010 | 0 | 2:1 | 8 | | 00 | 0010 | 1 | 2.5:1 | 2 | | 01 | 0010 | 1 | 2.5:1 | 4 | | 10 | 0010 | 1 | 2.5:1 | 8 | | 00 | 0011 | 0 | 3:1 | 2 | | 01 | 0011 | 0 | 3:1 | 4 | | 10 | 0011 | 0 | 3:1 | 8 | | 00 | 0011 | 1 | 3.5:1 | 2 | | 01 | 0011 | 1 | 3.5:1 | 4 | | 10 | 0011 | 1 | 3.5:1 | 8 | | 00 | 0100 | 0 | 4:1 | 2 | | 01 | 0100 | 0 | 4:1 | 4 | | 10 | 0100 | 0 | 4:1 | 8 | Note: 1. Core VCO frequency = Core frequency × VCO divider. Note that VCO divider has to be set properly so that the core VCO frequency is in the range of 800–1600 MHz. #### **Suggested PLL Configurations** 22.3 This table shows suggested PLL configurations for different input clocks (LBCM = 0). Table 22-8. **Example Clock Frequency Combinations** | | | | | | | | | eLBC <sup>(1)</sup> | | | e300 Core <sup>(1)</sup> | | | | | |--------------------|------|-------|-------|------|------------|-------------------|-------------------------------|---------------------|------------|------|--------------------------|-------|-----|-------|-----| | Ref <sup>(1)</sup> | LBCM | DDRCM | SVCOD | SPMF | Sys<br>VCO | <b>CSB</b> (1)(3) | DDR<br>data<br>rate<br>(1)(4) | /2 | /4 | /8 | × 1 | × 1.5 | × 2 | × 2.5 | × 3 | | 25.0 | 0 | 1 | 2 | 5 | 500 | 125 | 250 | 62.5 | 31.3 | 15.6 | _ | _ | _ | _ | 375 | | 25.0 | 0 | 1 | 2 | 6 | 600 | 150 | 300 | 75 <sup>(6)</sup> | 37.5 | 18.8 | - | _ | _ | 375 | 450 | | 33.3 | 0 | 1 | 2 | 5 | 667 | 167 | 333 | 83.3 | 41.6 | 20.8 | - | ı | 333 | 416 | 500 | | 33.3 | 0 | 1 | 2 | 4 | 533 | 133 | 267 | 66.7 | 33.3 | 16.7 | - | _ | _ | 333 | 400 | | 48.0 | 0 | 1 | 2 | 3 | 576 | 144 | 288 | 72 <sup>(6)</sup> | 36 | 18 | ı | _ | ı | 360 | 432 | | 66.7 | 0 | 1 | 2 | 2 | 533 | 133 | 266 | 66.7 | 33.3 | 16.7 | _ | _ | _ | 333 | 400 | | 25.0 | 0 | 0 | 4 | 8 | 800 | 200 | 200 | 100<br>(6) | 50 | 25 | ı | ı | 400 | 500 | 600 | | 33.3 | 0 | 0 | 2 | 8 | 533 | 266.7 | 267 | 133<br>(6) | 66.7 | 33.3 | ı | 400 | 533 | 667 | 800 | | 50.0 | 0 | 0 | 4 | 4 | 800 | 200 | 200 | 100<br>(6) | 50 | 25 | ı | ı | 400 | 500 | 600 | | 50.0 | 0 | 0 | 2 | 8 | 800 | 400 | 400<br>(5) | ı | 100<br>(6) | 50 | ı | 600 | 800 | ı | - | | 66.7 | 0 | 0 | 2 | 4 | 533 | 266.7 | 267 | 133<br>(6) | 66.7 | 33.3 | ı | 400 | 533 | 667 | 800 | | 66.7 | 0 | 0 | 2 | 5 | 667 | 333 | 333 | ı | 83.3 | 41.6 | 333 | 500 | 667 | ı | _ | | 66.7 | 0 | 0 | 2 | 6 | 800 | 400 | 400<br>(5) | - | 100<br>(6) | 50 | 400 | 600 | 800 | ı | _ | - Notes: 1. Values in MHz. - 2. System PLL VCO range: 400-800 MHz. - 3. CSB frequencies less than 133 MHz will not support Gigabit Ethernet rates. - 4. Minimum data rate for DDR2 is 250 MHz and for DDR1 is 167 MHz. - 5. Applies to DDR2 only. - 6. Applies to eLBC PLL-enabled mode only. #### 23. Thermal This section describes the thermal specifications of this chip. #### **Thermal Characteristics** 23.1 This table provides the package thermal characteristics for the 689 31 $\times$ 31mm TePBGA II package. Package Thermal Characteristics for TePBGA II | Parameter | Symbol | Value | Unit | Note | |-------------------------------------------------------------------|-------------------|-------|------|-----------| | Junction-to-ambient natural convection on single layer board (1s) | R <sub>OJA</sub> | 21 | °C/W | (1)(2) | | Junction-to-ambient natural convection on four layer board (2s2p) | R <sub>OJA</sub> | 15 | °C/W | (1)(2)(3) | | Junction-to-ambient (at 200 ft/min) on single layer board (1s) | $R_{\Theta JMA}$ | 16 | °C/W | (1)(3) | | Junction-to-ambient (at 200 ft/min) on four layer board (2s2p) | R <sub>QJMA</sub> | 12 | °C/W | (1)(3) | | Junction-to-board thermal | $R_{\Theta JB}$ | 8 | °C/W | (4) | | Junction-to-case thermal | R <sub>eJC</sub> | 6 | °C/W | (5) | | Junction-to-package natural convection on top | $\Psi_{ m JT}$ | 6 | °C/W | (6) | - Notes: 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification. - 3. Per JEDEC JESD51-6 with the board horizontal. - 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT. #### 23.2 Thermal Management Information For the following sections, $PD = (V_{DD} \times IDD) + PI/O$ where PI/O is the power dissipation of the I/O drivers. #### 23.2.1 Estimation of Junction Temperature with Junction-to-Ambient Thermal Resistance An estimation of the chip junction temperature, T<sub>,1</sub>, can be obtained from the equation: $$T_{J} = T_A + (R_{\Theta JA} \times P_D)$$ where: $T_{,l}$ = junction temperature (°C) $T_A$ = ambient temperature for the package (°C) $R_{\Theta JA}$ = junction to ambient thermal resistance (°C/W) $P_D$ = power dissipation in the package (W) The junction to ambient thermal resistance is an industry-standard value that provides a quick and easy estimation of thermal performance. Generally, the value obtained on a single layer board is appropriate for a tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity $T_J - T_A$ ) are possible. #### 23.2.2 Estimation of Junction Temperature with Junction-to-Board Thermal Resistance Note: The heat sink cannot be mounted on the package. The thermal performance of a device cannot be adequately predicted from the junction to ambient thermal resistance. The thermal performance of any component is strongly dependent on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device. At a known board temperature, the junction temperature is estimated using the following equation: $$T_{IJ} = T_A + (R_{\Theta IB} \times P_D)$$ where: $T_A$ = ambient temperature for the package (°C) $R_{\Theta JB}$ = junction to board thermal resistance (°C/W) per JESD51-8 $P_D$ = power dissipation in the package (W) When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes. #### 23.2.3 Experimental Determination of Junction Temperature Note: The heat sink cannot be mounted on the package. To determine the junction temperature of the device in the application after prototypes are available, use the thermal characterization parameter $(\Psi_{JT})$ to determine the junction temperature and a measure of the temperature at the top center of the package case using the following equation: $$T_{J} = T_{T} + (\Psi_{JT} \times P_{D})$$ where: $T_{,l}$ = junction temperature (°C) $T_T$ = thermocouple temperature on top of package (°C) $\Psi_{\text{IT}}$ = junction to ambient thermal resistance (°C/W) $P_D$ = power dissipation in the package (W) The thermal characterization parameter is measured per the JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. #### 23.2.4 Heat Sinks and Junction-to-Case Thermal Resistance For the power values the device is expected to operate at, it is anticipated that a heat sink will be required. A preliminary estimate of heat sink performance can be obtained from the following first-cut approach. The thermal resistance is expressed as the sum of a junction to case thermal resistance and a case-toambient thermal resistance: $$R_{\Theta JA} = R_{\Theta JC} + R_{\Theta CA}$$ where: $R_{\Theta JA}$ = junction to ambient thermal resistance (°C/W) $R_{\Theta IC}$ = junction to case thermal resistance (°C/W) $R_{CA}$ = case to ambient thermal resistance (°C/W) $R_{\Theta JC}$ is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case to ambient thermal resistance, $R_{\Theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. This first-cut approach overestimates the heat sink size required, since heat flow through the board is not accounted for, which can be as much as one-third to one-half of the power generated in the package. Accurate thermal design requires thermal modeling of the application environment using computational fluid dynamics software which can model both the conduction cooling through the package and board and the convection cooling due to the air moving through the application. Simplified thermal models of the packages can be assembled using the junction-to-case and junction-to-board thermal resistances listed in the thermal resistance table. More detailed thermal models can be made available on request. The thermal performance of devices with heat sinks has been simulated with a few commercially available heat sinks. The heat sink choice is determined by the application environment (temperature, air flow, adjacent component power dissipation) and the physical space available. Because of the wide variety of application environments, a single standard heat sink applicable to all cannot be specified. This table shows the heat sink thermal resistance for TePBGA II package with heat sinks, simulated in a standard JEDEC environment, per JESD 51-6. Table 23-2. Thermal Resistance with Heat Sink in Open Flow (TePBGA II) | | | Thermal Resistance | |------------------------------------------------|--------------------|--------------------| | Heat Sink Assuming Thermal Grease | Air Flow | (°/W) | | | Natural Convection | 13.1 | | | 0.5 m/s | 10.6 | | AAVID 30 $\times$ 30 $\times$ 9.4 mm Pin Fin | 1 m/s | 9.3 | | | 2 m/s | 8.2 | | | 4 m/s | 7.5 | | | Natural Convection | 11.1 | | | 0.5 m/s | 8.5 | | AAVID 31 $\times$ 35 $\times$ 23 mm Pin Fin | 1 m/s | 7.7 | | | 2 m/s | 7.2 | | | 4 m/s | 6.8 | | | Natural Convection | 11.3 | | | 0.5 m/s | 9.0 | | AAVID 43× 41× 16.5mm Pin Fin | 1 m/s | 7.8 | | | 2 m/s | 7.0 | | | 4 m/s | 6.5 | | | Natural Convection | 9.7 | | | 0.5 m/s | 7.7 | | Wakefield, $53 \times 53 \times 25$ mm Pin Fin | 1 m/s | 6.8 | | | 2 m/s | 6.4 | | | 4 m/s | 6.1 | Heat sink vendors include the following: Aavid Thermalloy www.aavidthermalloy.com Alpha Novatech www.alphanovatech.com International Electronic Research Corporation (IERC) www.ctscorp.com Millennium Electronics (MEI) www.mei-thermal.com Tyco Electronics Chip Coolers™ www.chipcoolers.com Wakefield Engineering www.wakefield.com Interface material vendors include the following: Chomerics, Inc. www.chomerics.com Dow-Corning Corporation Dow-Corning Electronic Materials www.dowcorning.com Shin-Etsu MicroSi, Inc. www.microsi.com The Bergquist Company www.bergquistcompany.com #### 23.3 Heat Sink Attachment The device requires the use of heat sinks. When heat sinks are attached, an interface material is required, preferably thermal grease and a spring clip. The spring clip should connect to the printed circuit board, either to the board itself, to hooks soldered to the board, or to a plastic stiffener. Avoid attachment forces that can lift the edge of the package or peel the package from the board. Such peeling forces reduce the solder joint lifetime of the package. The recommended maximum compressive force on the top of the package is 10 lb force (4.5 kg force). Any adhesive attachment should attach to painted or plastic surfaces, and its performance should be verified under the application requirements. #### 23.3.1 Experimental Determination of the Junction Temperature with a Heat Sink When a heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimize the size of the clearance to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction to case thermal resistance. $$T_{J} = T_{C} + (R_{\Theta JC} \times P_{D})$$ where: $T_J$ = junction temperature (°C) T<sub>C</sub> = case temperature of the package (°C) R<sub>OIC</sub> = junction to case thermal resistance (°C/W) $P_D$ = power dissipation (W) ## 24. System Design Information This section provides electrical and thermal design recommendations for successful application of this chip. #### 24.1 PLL Power Supply Filtering Each of the PLLs listed above is provided with power through independent power supply pins. The $AV_{DD}$ level should always be equivalent to $V_{DD}$ , and preferably these voltages will be derived directly from $V_{DD}$ through a low frequency filter scheme. There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide five independent filter circuits as illustrated in Figure 24-1, one to each of the five $AV_{DD}$ pins. By providing independent filters to each PLL, the opportunity to cause noise injection from one PLL to the other is reduced. This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor. Each circuit should be placed as close as possible to the specific $AV_{DD}$ pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the $AV_{DD}$ pin, which is on the periphery of package, without the inductance of vias. This figure shows the PLL power supply filter circuit. Figure 24-1. PLL Power Supply Filter Circuit ## 24.2 Decoupling Recommendations Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the device system, and the device itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each $V_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $OV_{DD}$ , and $OV_{DD}$ , These capacitors should have a value of 0.01 or 0.1 $\mu$ F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes. In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the $V_{DD}$ , $OV_{DD}$ , $OV_{DD}$ , and $LV_{DD}$ planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors: $100-330~\mu F$ (AVX TPS tantalum or Sanyo OSCON). #### 24.3 Connection Recommendations To ensure reliable operation, it is highly recommended that unused inputs be connected to an appropriate signal level. Unused active low inputs should be tied to $OV_{DD}$ , $GV_{DD}$ , or $LV_{DD}$ as required. Unused active high inputs should be connected to GND. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external $V_{DD}$ , $GV_{DD}$ , $LV_{DD}$ , $OV_{DD}$ , and GND pins of the device. ## 24.4 Output Buffer DC Impedance The device drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for I<sup>2</sup>C). To measure $Z_0$ for the single-ended drivers, an external resistor is connected from the chip pad to $OV_{DD}$ or GND. Then, the value of each resistor is varied until the pad voltage is $OV_{DD}/2$ (see Figure 24-2). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open) and $R_P$ is trimmed until the voltage at the pad equals $OV_{DD}/2$ . $R_P$ then becomes the resistance of the pull-up devices. $R_P$ and $R_N$ are designed to be close to each other in value. Then, $Z_0 = (R_P + R_N)/2$ . Figure 24-2. Driver Impedance Measurement The value of this resistance and the strength of the driver's current source can be found by making two measurements. First, the output voltage is measured while driving logic 1 without an external differential termination resistor. The measured voltage is $V_1 = R_{source} \times I_{source}$ . Second, the output voltage is measured while driving logic 1 with an external precision differential termination resistor of value $R_{term}$ . The measured voltage is $V_2 = (1/(1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives $R_{source} = R_{term} \times (V_1/V_2 - 1)$ . The drive current is then $I_{source} = V_1/R_{source}$ . This table summarizes the signal impedance targets. The driver impedance are targeted at minimum $V_{DD}$ , nominal $OV_{DD}$ , $105^{\circ}C$ . Table 24-1. Impedance Characteristics | Impedance | Local Bus, Ethernet,<br>DUART, Control,<br>Configuration, Power<br>Management | PCI Signals<br>(not including PCI<br>output clocks) | PCI Output Clocks<br>(including<br>PCI_SYNC_OUT) | DDR<br>DRAM | Symbol | Unit | |--------------|-------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|-------------|-------------------|------| | $R_N$ | 42 Target | 25 Target | 42 Target | 20 Target | Zo | W | | $R_P$ | 42 Target | 25 Target | 42 Target | 20 Target | Zo | W | | Differential | NA | NA | NA | NA | Z <sub>DIFF</sub> | W | Note: Nominal supply voltages. See Table 2-1 on page 7, Tj = 105°C. ## 24.5 Configuration Pin Muxing The device provides the user with power-on configuration options which can be set through the use of external pull-up or pull-down resistors of 4.7 k $\Omega$ on certain output pins (see customer visible configuration pins). These pins are generally used as output only pins in normal operation. While HRESET is asserted however, these pins are treated as inputs. The value presented on these pins while HRESET is asserted, is latched when PORESET deasserts, at which time the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for output pins thus configured. ## 24.6 Pull-Up Resistor Requirements The device requires high resistance pull-up resistors (10 k- is recommended) on open drain type pins including I<sup>2</sup>C pins and IPIC interrupt pins. For more information on required pull-up resistors and the connections required for the JTAG interface, see AN3665, "MPC837xE Design Checklist." ## 25. Ordering Information Ordering information for the parts fully covered by this specification document is provided in Section 25.1 "Part Numbers Fully Addressed by This Document" on page 117. #### 25.1 Part Numbers Fully Addressed by This Document Table 25-1 provides the e2v part numbering nomenclature for this chip. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local e2v sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number. **Table 25-1.** Part Numbering Nomenclature | Product<br>Code | Part<br>Identifier | Encryption<br>Acceleration | Temperature<br>Range <sup>(1)</sup> | Pack | age <sup>(2)</sup> | e300 core<br>Frequency <sup>(3)</sup> | DDR Data<br>Rate | Revision<br>Level <sup>(4)</sup> | |-----------------|--------------------|-----------------------------------|--------------------------------------------------------------------------------------|-----------------------|-------------------------------|---------------------------------------|------------------|----------------------------------| | PC(X) | 8378 | Blank = Not included E = included | $F = -40^{\circ}C$ (Ta)<br>to 125°C (Tj)<br>$M = -55^{\circ}C$ (Ta)<br>to 125°C (Tj) | ZQ = 689<br>TePBGA II | Y = RoHS<br>Blank =<br>Leaded | AN = 800 MHz<br>AL = 667 MHz | G = 400 MHz | A =<br>GlobalFoundries<br>fab | Notes: - 1. For availability of the different versions, contact your local e2v sales office. - 2. See Section 21. "Package and Pin Listings" on page 85, for more information on the available package type. - 3. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies. - 4. No design changes occurred between initial parts and the revision "A" parts. Only the fab source has changed in moving to revision "A" parts. Initial revision parts and revision "A" parts are form, fit, function, and reliability equivalent. This table lists the available core and DDR data rate frequency combinations **Table 25-2.** Available Parts (Core/DDR Data Rate) | PC8377E | PC8378E | PC8379E | |-----------------|-----------------|-----------------| | 800 MHz/400 MHz | 800 MHz/400 MHz | 800 MHz/400 MHz | | 667 MHz/400 MHz | 667 MHz/400 MHz | 667 MHz/400 MHz | | 533 MHz/333 MHz | 533 MHz/333 MHz | 533 MHz/333 MHz | | 400 MHz/266 MHz | 400 MHz/266 MHz | 400 MHz/266 MHz | This table shows the SVR and PVR settings by device. Table 25-3. SVR and PVR Settings by Product Revision | | | SVR | | Pı | /R | |---------|-----------|-------------|-------------|-------------|-------------| | Device | Package | Rev 1.0 | Rev. 2.1 | Rev. 1.0 | Rev. 2.1 | | PC8377 | | 0x80C7_0010 | 0x80C7_0021 | | | | PC8377E | | 0x80C6_0010 | 0x80C6_0021 | | | | PC8378 | TePBGA II | 0x80C5_0010 | 0x80C5_0021 | 00000 4040 | 00000 4044 | | PC8378E | | 0x80C4_0010 | 0x80C4_0021 | 0x8086_1010 | 0x8086_1011 | | PC8379 | | 0x80C3_0010 | 0x80C3_0021 | | | | PC8379E | | 0x80C2_0010 | 0x80C2_0021 | | | #### 26. Definitions ## 26.1 Life Support Applications These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. e2v customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify e2v for any damages resulting from such improper use or sale. # 27. Document Revision History Table 27-1 provides a revision history for this document. **Table 27-1.** Document Revision History | Rev. No | Date | Substantive Change(s) | |---------|---------|-----------------------| | 1094A | 09/2012 | Initial revision | # **Table of Contents** | | Featu | res | 1 | |---|--------|-----------------------------------------------------------------------------------|------| | | Scree | ning | 1 | | 1 | Over | /iew | 2 | | | 1.1 | DDR Memory Controller | 3 | | | 1.2 | USB Dual-Role Controller | 3 | | | 1.3 | Dual Enhanced Three-Speed Ethernet Controllers (eTSECs) | 4 | | | 1.4 | Integrated Programmable Interrupt Controller (IPIC) | 4 | | | 1.5 | Power Management Controller (PMC) | 4 | | | 1.6 | Serial Peripheral Interface (SPI) | 4 | | | 1.7 | DMA Controller, Dual I2C, DUART, Enhanced Local Bus Controller (eLBC), and Timers | 4 | | | 1.8 | Security Engine | 5 | | | 1.9 | PCI Controller | 5 | | | 1.10 | PCI Express Controller | 6 | | | 1.11 | Enhanced Secured Digital Host Controller (eSDHC) | 6 | | 2 | Electi | rical Characteristics | 7 | | | 2.1 | Overall DC Electrical Characteristics | 7 | | | 2.2 | Power Sequencing | 10 | | 3 | Powe | r Characteristics | . 11 | | 4 | Clock | Input Timing | . 13 | | | 4.1 | DC Electrical Characteristics | 13 | | | 4.2 | AC Electrical Characteristics | 14 | | | 4.3 | eTSEC Gigabit Reference Clock Timing | 14 | | 5 | RESE | T Initialization | . 15 | | | 5.1 | RESET DC Electrical Characteristics | 15 | | | 5.2 | RESET AC Electrical Characteristics | 16 | | 6 | DDR1 | and DDR2 SDRAM | . 17 | | | 6.1 | DDR1 and DDR2 SDRAM DC Electrical Characteristics | 17 | | | 6.2 | DDR1 and DDR2 SDRAM AC Electrical Characteristics | | | 7 | DUAF | RT | | | | 7.1 | DUART DC Electrical Characteristics | | | | 7.2 | DUART AC Electrical Specifications | | | | | • | | | 8 | Ether | rnet: Enhanced Three-Speed Ethernet (eTSEC) | 24 | |----|-------|-----------------------------------------------------------------------------------------------------------------------------|----| | | 8.1 | SGMII Interface Electrical Characteristics | 24 | | | 8.2 | Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps) SGMII/MII/RGMII/RTBI/RMII DC Electrical Characteristics | 24 | | | 8.3 | SGMII, MII, RGMII, RMII, and RTBI AC Timing Specifications | 28 | | | 8.4 | Management Interface Electrical Characteristics | 36 | | 9 | USB | | 38 | | | 9.1 | USB DC Electrical Characteristics | 38 | | | 9.2 | USB AC Electrical Specifications | 38 | | 10 | Loca | l Bus | 39 | | | 10.1 | Local Bus DC Electrical Characteristics | 39 | | | 10.2 | Local Bus AC Electrical Specifications | 41 | | 11 | Enha | nced Secure Digital Host Controller (eSDHC) | 49 | | | 11.1 | eSDHC DC Electrical Characteristics | 49 | | | 11.2 | eSDHC AC Timing Specifications (Full-Speed Mode) | 50 | | | 11.3 | eSDHC AC Timing Specifications (High-Speed Mode) | 53 | | 12 | JTAG | â | 56 | | | 12.1 | JTAG DC Electrical Characteristics | 56 | | | 12.2 | JTAG AC Timing Specifications | 57 | | 13 | I2C | | 60 | | | 13.1 | I2C DC Electrical Characteristics | 60 | | | 13.2 | I2C AC Electrical Specifications | 61 | | 14 | PCI . | | 62 | | | 14.1 | PCI DC Electrical Characteristics | 62 | | | 14.2 | PCI AC Electrical Specifications | 63 | | 15 | PCI E | xpress | 65 | | | 15.1 | DC Requirements for PCI Express SD_REF_CLK and SD_REF_CLK | 65 | | | 15.2 | AC Requirements for PCI Express SerDes Clocks | 65 | | | 15.3 | Clocking Dependencies | 65 | | | 15.4 | Physical Layer Specifications | 65 | | | 15.5 | Receiver Compliance Eve Diagrams | 70 | | 16 | Timers | 72 | |----|---------------------------------------------------------|-----| | | 16.1 Timers DC Electrical Characteristics | 72 | | | 16.2 Timers AC Timing Specifications | 72 | | 17 | GPIO | 73 | | | 17.1 GPIO DC Electrical Characteristics | 73 | | | 17.2 GPIO AC Timing Specifications | 73 | | 18 | IPIC | 74 | | | 18.1 IPIC DC Electrical Characteristics | 74 | | | 18.2 IPIC AC Timing Specifications | 74 | | 19 | SPI | 75 | | | 19.1 SPI DC Electrical Characteristics | | | | 19.2 SPI AC Timing Specifications | 75 | | 20 | High-Speed Serial Interfaces (HSSI) | 77 | | | 20.1 Signal Terms Definition | | | | 20.2 SerDes Reference Clocks | 78 | | | 20.3 SerDes Transmitter and Receiver Reference Circuits | 85 | | 21 | Package and Pin Listings | 85 | | | 21.1 Package Parameters for the PC8378E TePBGA II | 85 | | | 21.2 Pinout Listings | 87 | | 22 | Clocking | 101 | | | 22.1 System PLL Configuration | 104 | | | 22.2 Core PLL Configuration | 107 | | | 22.3 Suggested PLL Configurations | 108 | | 23 | Thermal | 109 | | | 23.1 Thermal Characteristics | 109 | | | 23.2 Thermal Management Information | 110 | | | 23.3 Heat Sink Attachment | 113 | | 24 | System Design Information | 114 | | | 24.1 PLL Power Supply Filtering | 114 | | | 24.2 Decoupling Recommendations | 114 | | | 24.3 Connection Recommendations | 115 | | | 24.4 Output Buffer DC Impedance | 115 | | | 26.1 Life Support Applications | | |----|----------------------------------------------------|-----| | 26 | Definitions | | | | 25.1 Part Numbers Fully Addressed by This Document | 117 | | 25 | Ordering Information | 117 | | | 24.6 Pull-Up Resistor Requirements | 116 | | | 24.5 Configuration Pin Muxing | 116 | # e2V #### How to reach us Home page: www.e2v.com Sales offices: Europe Regional sales office e2v Itd 106 Waterhouse Lane Chelmsford Essex CM1 2QU England Tel: +44 (0)1245 493493 Fax: +44 (0)1245 492492 mailto: enquiries@e2v.com e2v sas 16 Burospace F-91572 Bièvres Cedex France Tel: +33 (0) 16019 5500 Fax: +33 (0) 16019 5529 mailto: enquiries-fr@e2v.com e2v gmbh Industriestraße 29 82194 Gröbenzell Germany Tel: +49 (0) 8142 41057-0 Fax: +49 (0) 8142 284547 mailto: enquiries-de@e2v.com **Americas** e2v inc 520 White Plains Road Suite 450 Tarrytown, NY 10591 USA Tel: +1 (914) 592 6050 or 1-800-342-5338, Fax: +1 (914) 592-5148 mailto: enquiries-na@e2v.com Asia Pacific e2v Itd 11/F., Onfem Tower, 29 Wyndham Street, Central, Hong Kong Tel: +852 3679 364 8/9 Fax: +852 3583 1084 mailto: enquiries-ap@e2v.com **Product Contact:** e2v Avenue de Rochepleine BP 123 - 38521 Saint-Egrève Cedex France Tel: +33 (0)4 76 58 30 00 Hotline: mailto: std-hotline@e2v.com Whilst e2v has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein. e2v semiconductors SAS 2012 1094A-HIREL-09/12